Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Faraday MMC/SD Host Controller |
| 3 | * |
| 4 | * (C) Copyright 2010 Faraday Technology |
| 5 | * Dante Su <dantesu@faraday-tech.com> |
| 6 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 7 | * SPDX-License-Identifier: GPL-2.0+ |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #include <common.h> |
| 11 | #include <malloc.h> |
| 12 | #include <part.h> |
| 13 | #include <mmc.h> |
| 14 | |
Rick Chen | 252185f | 2017-08-28 16:44:11 +0800 | [diff] [blame] | 15 | #include <linux/io.h> |
Masahiro Yamada | 1221ce4 | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 16 | #include <linux/errno.h> |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 17 | #include <asm/byteorder.h> |
| 18 | #include <faraday/ftsdc010.h> |
Rick Chen | 252185f | 2017-08-28 16:44:11 +0800 | [diff] [blame] | 19 | #include "ftsdc010_mci.h" |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 20 | |
| 21 | #define CFG_CMD_TIMEOUT (CONFIG_SYS_HZ >> 4) /* 250 ms */ |
| 22 | #define CFG_RST_TIMEOUT CONFIG_SYS_HZ /* 1 sec reset timeout */ |
| 23 | |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 24 | static inline int ftsdc010_send_cmd(struct mmc *mmc, struct mmc_cmd *mmc_cmd) |
| 25 | { |
| 26 | struct ftsdc010_chip *chip = mmc->priv; |
| 27 | struct ftsdc010_mmc __iomem *regs = chip->regs; |
Jaehoon Chung | 915ffa5 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 28 | int ret = -ETIMEDOUT; |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 29 | uint32_t ts, st; |
| 30 | uint32_t cmd = FTSDC010_CMD_IDX(mmc_cmd->cmdidx); |
| 31 | uint32_t arg = mmc_cmd->cmdarg; |
| 32 | uint32_t flags = mmc_cmd->resp_type; |
| 33 | |
| 34 | cmd |= FTSDC010_CMD_CMD_EN; |
| 35 | |
| 36 | if (chip->acmd) { |
| 37 | cmd |= FTSDC010_CMD_APP_CMD; |
| 38 | chip->acmd = 0; |
| 39 | } |
| 40 | |
| 41 | if (flags & MMC_RSP_PRESENT) |
| 42 | cmd |= FTSDC010_CMD_NEED_RSP; |
| 43 | |
| 44 | if (flags & MMC_RSP_136) |
| 45 | cmd |= FTSDC010_CMD_LONG_RSP; |
| 46 | |
| 47 | writel(FTSDC010_STATUS_RSP_MASK | FTSDC010_STATUS_CMD_SEND, |
| 48 | ®s->clr); |
| 49 | writel(arg, ®s->argu); |
| 50 | writel(cmd, ®s->cmd); |
| 51 | |
| 52 | if (!(flags & (MMC_RSP_PRESENT | MMC_RSP_136))) { |
| 53 | for (ts = get_timer(0); get_timer(ts) < CFG_CMD_TIMEOUT; ) { |
| 54 | if (readl(®s->status) & FTSDC010_STATUS_CMD_SEND) { |
| 55 | writel(FTSDC010_STATUS_CMD_SEND, ®s->clr); |
| 56 | ret = 0; |
| 57 | break; |
| 58 | } |
| 59 | } |
| 60 | } else { |
| 61 | st = 0; |
| 62 | for (ts = get_timer(0); get_timer(ts) < CFG_CMD_TIMEOUT; ) { |
| 63 | st = readl(®s->status); |
| 64 | writel(st & FTSDC010_STATUS_RSP_MASK, ®s->clr); |
| 65 | if (st & FTSDC010_STATUS_RSP_MASK) |
| 66 | break; |
| 67 | } |
| 68 | if (st & FTSDC010_STATUS_RSP_CRC_OK) { |
| 69 | if (flags & MMC_RSP_136) { |
| 70 | mmc_cmd->response[0] = readl(®s->rsp3); |
| 71 | mmc_cmd->response[1] = readl(®s->rsp2); |
| 72 | mmc_cmd->response[2] = readl(®s->rsp1); |
| 73 | mmc_cmd->response[3] = readl(®s->rsp0); |
| 74 | } else { |
| 75 | mmc_cmd->response[0] = readl(®s->rsp0); |
| 76 | } |
| 77 | ret = 0; |
| 78 | } else { |
| 79 | debug("ftsdc010: rsp err (cmd=%d, st=0x%x)\n", |
| 80 | mmc_cmd->cmdidx, st); |
| 81 | } |
| 82 | } |
| 83 | |
| 84 | if (ret) { |
| 85 | debug("ftsdc010: cmd timeout (op code=%d)\n", |
| 86 | mmc_cmd->cmdidx); |
| 87 | } else if (mmc_cmd->cmdidx == MMC_CMD_APP_CMD) { |
| 88 | chip->acmd = 1; |
| 89 | } |
| 90 | |
| 91 | return ret; |
| 92 | } |
| 93 | |
| 94 | static void ftsdc010_clkset(struct mmc *mmc, uint32_t rate) |
| 95 | { |
| 96 | struct ftsdc010_chip *chip = mmc->priv; |
| 97 | struct ftsdc010_mmc __iomem *regs = chip->regs; |
| 98 | uint32_t div; |
| 99 | |
| 100 | for (div = 0; div < 0x7f; ++div) { |
| 101 | if (rate >= chip->sclk / (2 * (div + 1))) |
| 102 | break; |
| 103 | } |
| 104 | chip->rate = chip->sclk / (2 * (div + 1)); |
| 105 | |
| 106 | writel(FTSDC010_CCR_CLK_DIV(div), ®s->ccr); |
| 107 | |
| 108 | if (IS_SD(mmc)) { |
| 109 | setbits_le32(®s->ccr, FTSDC010_CCR_CLK_SD); |
| 110 | |
| 111 | if (chip->rate > 25000000) |
| 112 | setbits_le32(®s->ccr, FTSDC010_CCR_CLK_HISPD); |
| 113 | else |
| 114 | clrbits_le32(®s->ccr, FTSDC010_CCR_CLK_HISPD); |
| 115 | } |
| 116 | } |
| 117 | |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 118 | static int ftsdc010_wait(struct ftsdc010_mmc __iomem *regs, uint32_t mask) |
| 119 | { |
Jaehoon Chung | 915ffa5 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 120 | int ret = -ETIMEDOUT; |
Rick Chen | 252185f | 2017-08-28 16:44:11 +0800 | [diff] [blame] | 121 | uint32_t st, timeout = 10000000; |
| 122 | while (timeout--) { |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 123 | st = readl(®s->status); |
| 124 | if (!(st & mask)) |
| 125 | continue; |
| 126 | writel(st & mask, ®s->clr); |
| 127 | ret = 0; |
| 128 | break; |
| 129 | } |
| 130 | |
Rick Chen | 1a9db64 | 2017-08-25 14:02:13 +0800 | [diff] [blame^] | 131 | if (ret){ |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 132 | debug("ftsdc010: wait st(0x%x) timeout\n", mask); |
Rick Chen | 1a9db64 | 2017-08-25 14:02:13 +0800 | [diff] [blame^] | 133 | } |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 134 | |
| 135 | return ret; |
| 136 | } |
| 137 | |
| 138 | /* |
| 139 | * u-boot mmc api |
| 140 | */ |
Rick Chen | 252185f | 2017-08-28 16:44:11 +0800 | [diff] [blame] | 141 | #ifdef CONFIG_DM_MMC |
| 142 | static int ftsdc010_request(struct udevice *dev, struct mmc_cmd *cmd, |
| 143 | struct mmc_data *data) |
| 144 | { |
| 145 | struct mmc *mmc = mmc_get_mmc_dev(dev); |
| 146 | #else |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 147 | static int ftsdc010_request(struct mmc *mmc, struct mmc_cmd *cmd, |
| 148 | struct mmc_data *data) |
| 149 | { |
Rick Chen | 252185f | 2017-08-28 16:44:11 +0800 | [diff] [blame] | 150 | #endif |
Jaehoon Chung | 915ffa5 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 151 | int ret = -EOPNOTSUPP; |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 152 | uint32_t len = 0; |
| 153 | struct ftsdc010_chip *chip = mmc->priv; |
| 154 | struct ftsdc010_mmc __iomem *regs = chip->regs; |
| 155 | |
| 156 | if (data && (data->flags & MMC_DATA_WRITE) && chip->wprot) { |
| 157 | printf("ftsdc010: the card is write protected!\n"); |
| 158 | return ret; |
| 159 | } |
| 160 | |
| 161 | if (data) { |
| 162 | uint32_t dcr; |
| 163 | |
| 164 | len = data->blocksize * data->blocks; |
| 165 | |
| 166 | /* 1. data disable + fifo reset */ |
Gabor Juhos | dbb713b | 2013-05-26 12:11:27 +0200 | [diff] [blame] | 167 | dcr = 0; |
| 168 | #ifdef CONFIG_FTSDC010_SDIO |
| 169 | dcr |= FTSDC010_DCR_FIFO_RST; |
| 170 | #endif |
| 171 | writel(dcr, ®s->dcr); |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 172 | |
| 173 | /* 2. clear status register */ |
| 174 | writel(FTSDC010_STATUS_DATA_MASK | FTSDC010_STATUS_FIFO_URUN |
| 175 | | FTSDC010_STATUS_FIFO_ORUN, ®s->clr); |
| 176 | |
| 177 | /* 3. data timeout (1 sec) */ |
| 178 | writel(chip->rate, ®s->dtr); |
| 179 | |
| 180 | /* 4. data length (bytes) */ |
| 181 | writel(len, ®s->dlr); |
| 182 | |
| 183 | /* 5. data enable */ |
| 184 | dcr = (ffs(data->blocksize) - 1) | FTSDC010_DCR_DATA_EN; |
| 185 | if (data->flags & MMC_DATA_WRITE) |
| 186 | dcr |= FTSDC010_DCR_DATA_WRITE; |
| 187 | writel(dcr, ®s->dcr); |
| 188 | } |
| 189 | |
| 190 | ret = ftsdc010_send_cmd(mmc, cmd); |
| 191 | if (ret) { |
| 192 | printf("ftsdc010: CMD%d failed\n", cmd->cmdidx); |
| 193 | return ret; |
| 194 | } |
| 195 | |
| 196 | if (!data) |
| 197 | return ret; |
| 198 | |
| 199 | if (data->flags & MMC_DATA_WRITE) { |
| 200 | const uint8_t *buf = (const uint8_t *)data->src; |
| 201 | |
| 202 | while (len > 0) { |
| 203 | int wlen; |
| 204 | |
| 205 | /* wait for tx ready */ |
| 206 | ret = ftsdc010_wait(regs, FTSDC010_STATUS_FIFO_URUN); |
| 207 | if (ret) |
| 208 | break; |
| 209 | |
| 210 | /* write bytes to ftsdc010 */ |
| 211 | for (wlen = 0; wlen < len && wlen < chip->fifo; ) { |
| 212 | writel(*(uint32_t *)buf, ®s->dwr); |
| 213 | buf += 4; |
| 214 | wlen += 4; |
| 215 | } |
| 216 | |
| 217 | len -= wlen; |
| 218 | } |
| 219 | |
| 220 | } else { |
| 221 | uint8_t *buf = (uint8_t *)data->dest; |
| 222 | |
| 223 | while (len > 0) { |
| 224 | int rlen; |
| 225 | |
| 226 | /* wait for rx ready */ |
| 227 | ret = ftsdc010_wait(regs, FTSDC010_STATUS_FIFO_ORUN); |
| 228 | if (ret) |
| 229 | break; |
| 230 | |
| 231 | /* fetch bytes from ftsdc010 */ |
| 232 | for (rlen = 0; rlen < len && rlen < chip->fifo; ) { |
| 233 | *(uint32_t *)buf = readl(®s->dwr); |
| 234 | buf += 4; |
| 235 | rlen += 4; |
| 236 | } |
| 237 | |
| 238 | len -= rlen; |
| 239 | } |
| 240 | |
| 241 | } |
| 242 | |
| 243 | if (!ret) { |
| 244 | ret = ftsdc010_wait(regs, |
Rick Chen | 1a9db64 | 2017-08-25 14:02:13 +0800 | [diff] [blame^] | 245 | FTSDC010_STATUS_DATA_END | FTSDC010_STATUS_DATA_CRC_OK); |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 246 | } |
| 247 | |
| 248 | return ret; |
| 249 | } |
| 250 | |
Rick Chen | 252185f | 2017-08-28 16:44:11 +0800 | [diff] [blame] | 251 | #ifdef CONFIG_DM_MMC |
| 252 | static int ftsdc010_set_ios(struct udevice *dev) |
| 253 | { |
| 254 | struct mmc *mmc = mmc_get_mmc_dev(dev); |
| 255 | #else |
Jaehoon Chung | 07b0b9c | 2016-12-30 15:30:16 +0900 | [diff] [blame] | 256 | static int ftsdc010_set_ios(struct mmc *mmc) |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 257 | { |
Rick Chen | 252185f | 2017-08-28 16:44:11 +0800 | [diff] [blame] | 258 | #endif |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 259 | struct ftsdc010_chip *chip = mmc->priv; |
| 260 | struct ftsdc010_mmc __iomem *regs = chip->regs; |
| 261 | |
| 262 | ftsdc010_clkset(mmc, mmc->clock); |
| 263 | |
| 264 | clrbits_le32(®s->bwr, FTSDC010_BWR_MODE_MASK); |
| 265 | switch (mmc->bus_width) { |
| 266 | case 4: |
| 267 | setbits_le32(®s->bwr, FTSDC010_BWR_MODE_4BIT); |
| 268 | break; |
| 269 | case 8: |
| 270 | setbits_le32(®s->bwr, FTSDC010_BWR_MODE_8BIT); |
| 271 | break; |
| 272 | default: |
| 273 | setbits_le32(®s->bwr, FTSDC010_BWR_MODE_1BIT); |
| 274 | break; |
| 275 | } |
Jaehoon Chung | 07b0b9c | 2016-12-30 15:30:16 +0900 | [diff] [blame] | 276 | |
| 277 | return 0; |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 278 | } |
| 279 | |
Rick Chen | 252185f | 2017-08-28 16:44:11 +0800 | [diff] [blame] | 280 | #ifdef CONFIG_DM_MMC |
| 281 | static int ftsdc010_get_cd(struct udevice *dev) |
| 282 | { |
| 283 | struct mmc *mmc = mmc_get_mmc_dev(dev); |
| 284 | #else |
| 285 | static int ftsdc010_get_cd(struct mmc *mmc) |
| 286 | { |
| 287 | #endif |
| 288 | struct ftsdc010_chip *chip = mmc->priv; |
| 289 | struct ftsdc010_mmc __iomem *regs = chip->regs; |
| 290 | return !(readl(®s->status) & FTSDC010_STATUS_CARD_DETECT); |
| 291 | } |
| 292 | |
| 293 | #ifdef CONFIG_DM_MMC |
| 294 | static int ftsdc010_get_wp(struct udevice *dev) |
| 295 | { |
| 296 | struct mmc *mmc = mmc_get_mmc_dev(dev); |
| 297 | #else |
| 298 | static int ftsdc010_get_wp(struct mmc *mmc) |
| 299 | { |
| 300 | #endif |
| 301 | struct ftsdc010_chip *chip = mmc->priv; |
| 302 | struct ftsdc010_mmc __iomem *regs = chip->regs; |
| 303 | if (readl(®s->status) & FTSDC010_STATUS_WRITE_PROT) { |
| 304 | printf("ftsdc010: write protected\n"); |
| 305 | chip->wprot = 1; |
| 306 | } |
| 307 | |
| 308 | return 0; |
| 309 | } |
| 310 | |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 311 | static int ftsdc010_init(struct mmc *mmc) |
| 312 | { |
| 313 | struct ftsdc010_chip *chip = mmc->priv; |
| 314 | struct ftsdc010_mmc __iomem *regs = chip->regs; |
| 315 | uint32_t ts; |
| 316 | |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 317 | chip->fifo = (readl(®s->feature) & 0xff) << 2; |
| 318 | |
| 319 | /* 1. chip reset */ |
| 320 | writel(FTSDC010_CMD_SDC_RST, ®s->cmd); |
| 321 | for (ts = get_timer(0); get_timer(ts) < CFG_RST_TIMEOUT; ) { |
| 322 | if (readl(®s->cmd) & FTSDC010_CMD_SDC_RST) |
| 323 | continue; |
| 324 | break; |
| 325 | } |
| 326 | if (readl(®s->cmd) & FTSDC010_CMD_SDC_RST) { |
| 327 | printf("ftsdc010: reset failed\n"); |
Jaehoon Chung | 915ffa5 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 328 | return -EOPNOTSUPP; |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 329 | } |
| 330 | |
| 331 | /* 2. enter low speed mode (400k card detection) */ |
| 332 | ftsdc010_clkset(mmc, 400000); |
| 333 | |
| 334 | /* 3. interrupt disabled */ |
| 335 | writel(0, ®s->int_mask); |
| 336 | |
| 337 | return 0; |
| 338 | } |
| 339 | |
Rick Chen | 252185f | 2017-08-28 16:44:11 +0800 | [diff] [blame] | 340 | #ifdef CONFIG_DM_MMC |
| 341 | int ftsdc010_probe(struct udevice *dev) |
| 342 | { |
| 343 | struct mmc *mmc = mmc_get_mmc_dev(dev); |
| 344 | return ftsdc010_init(mmc); |
| 345 | } |
| 346 | |
| 347 | const struct dm_mmc_ops dm_ftsdc010_ops = { |
| 348 | .send_cmd = ftsdc010_request, |
| 349 | .set_ios = ftsdc010_set_ios, |
| 350 | .get_cd = ftsdc010_get_cd, |
| 351 | .get_wp = ftsdc010_get_wp, |
| 352 | }; |
| 353 | |
| 354 | #else |
Pantelis Antoniou | ab769f2 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 355 | static const struct mmc_ops ftsdc010_ops = { |
| 356 | .send_cmd = ftsdc010_request, |
| 357 | .set_ios = ftsdc010_set_ios, |
Rick Chen | 252185f | 2017-08-28 16:44:11 +0800 | [diff] [blame] | 358 | .getcd = ftsdc010_get_cd, |
| 359 | .getwp = ftsdc010_get_wp, |
Pantelis Antoniou | ab769f2 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 360 | .init = ftsdc010_init, |
| 361 | }; |
Rick Chen | 252185f | 2017-08-28 16:44:11 +0800 | [diff] [blame] | 362 | #endif |
| 363 | |
| 364 | void ftsdc_setup_cfg(struct mmc_config *cfg, const char *name, int buswidth, |
| 365 | uint caps, u32 max_clk, u32 min_clk) |
| 366 | { |
| 367 | cfg->name = name; |
| 368 | cfg->f_min = min_clk; |
| 369 | cfg->f_max = max_clk; |
| 370 | cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195; |
| 371 | cfg->host_caps = caps; |
| 372 | if (buswidth == 8) { |
| 373 | cfg->host_caps |= MMC_MODE_8BIT; |
| 374 | cfg->host_caps &= ~MMC_MODE_4BIT; |
| 375 | } else { |
| 376 | cfg->host_caps |= MMC_MODE_4BIT; |
| 377 | cfg->host_caps &= ~MMC_MODE_8BIT; |
| 378 | } |
| 379 | cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz; |
| 380 | cfg->part_type = PART_TYPE_DOS; |
| 381 | cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; |
| 382 | } |
| 383 | |
| 384 | void set_bus_width(struct ftsdc010_mmc __iomem *regs, struct mmc_config *cfg) |
| 385 | { |
| 386 | switch (readl(®s->bwr) & FTSDC010_BWR_CAPS_MASK) { |
| 387 | case FTSDC010_BWR_CAPS_4BIT: |
| 388 | cfg->host_caps |= MMC_MODE_4BIT; |
| 389 | break; |
| 390 | case FTSDC010_BWR_CAPS_8BIT: |
| 391 | cfg->host_caps |= MMC_MODE_4BIT | MMC_MODE_8BIT; |
| 392 | break; |
| 393 | default: |
| 394 | break; |
| 395 | } |
| 396 | } |
| 397 | |
| 398 | #ifdef CONFIG_BLK |
| 399 | int ftsdc010_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg) |
| 400 | { |
| 401 | return mmc_bind(dev, mmc, cfg); |
| 402 | } |
| 403 | #else |
Pantelis Antoniou | ab769f2 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 404 | |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 405 | int ftsdc010_mmc_init(int devid) |
| 406 | { |
| 407 | struct mmc *mmc; |
| 408 | struct ftsdc010_chip *chip; |
| 409 | struct ftsdc010_mmc __iomem *regs; |
| 410 | #ifdef CONFIG_FTSDC010_BASE_LIST |
| 411 | uint32_t base_list[] = CONFIG_FTSDC010_BASE_LIST; |
| 412 | |
| 413 | if (devid < 0 || devid >= ARRAY_SIZE(base_list)) |
| 414 | return -1; |
| 415 | regs = (void __iomem *)base_list[devid]; |
| 416 | #else |
| 417 | regs = (void __iomem *)(CONFIG_FTSDC010_BASE + (devid << 20)); |
| 418 | #endif |
| 419 | |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 420 | chip = malloc(sizeof(struct ftsdc010_chip)); |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 421 | if (!chip) |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 422 | return -ENOMEM; |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 423 | memset(chip, 0, sizeof(struct ftsdc010_chip)); |
| 424 | |
| 425 | chip->regs = regs; |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 426 | #ifdef CONFIG_SYS_CLK_FREQ |
| 427 | chip->sclk = CONFIG_SYS_CLK_FREQ; |
| 428 | #else |
| 429 | chip->sclk = clk_get_rate("SDC"); |
| 430 | #endif |
| 431 | |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 432 | chip->cfg.name = "ftsdc010"; |
Rick Chen | 252185f | 2017-08-28 16:44:11 +0800 | [diff] [blame] | 433 | #ifndef CONFIG_DM_MMC |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 434 | chip->cfg.ops = &ftsdc010_ops; |
Rick Chen | 252185f | 2017-08-28 16:44:11 +0800 | [diff] [blame] | 435 | #endif |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 436 | chip->cfg.host_caps = MMC_MODE_HS | MMC_MODE_HS_52MHz; |
Rick Chen | 252185f | 2017-08-28 16:44:11 +0800 | [diff] [blame] | 437 | set_bus_width(regs , &chip->cfg); |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 438 | chip->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34; |
| 439 | chip->cfg.f_max = chip->sclk / 2; |
| 440 | chip->cfg.f_min = chip->sclk / 0x100; |
| 441 | |
| 442 | chip->cfg.part_type = PART_TYPE_DOS; |
| 443 | chip->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; |
| 444 | |
| 445 | mmc = mmc_create(&chip->cfg, chip); |
| 446 | if (mmc == NULL) { |
| 447 | free(chip); |
| 448 | return -ENOMEM; |
| 449 | } |
Kuo-Jung Su | f6c3b34 | 2013-05-06 20:32:51 +0000 | [diff] [blame] | 450 | |
| 451 | return 0; |
| 452 | } |
Rick Chen | 252185f | 2017-08-28 16:44:11 +0800 | [diff] [blame] | 453 | #endif |