blob: c0e2654cc3c832cd5dbaa260e88e39783a43dbb2 [file] [log] [blame]
Michal Simek18a952c2018-03-27 10:36:39 +02001// SPDX-License-Identifier: GPL-2.0+
Michal Simek44303df2015-10-30 15:39:18 +01002/*
3 * dts file for Xilinx ZynqMP
4 *
Michal Simek447fb8d2021-05-31 09:50:01 +02005 * (C) Copyright 2014 - 2021, Xilinx, Inc.
Michal Simek44303df2015-10-30 15:39:18 +01006 *
Michal Simek174d72842023-07-10 14:35:49 +02007 * Michal Simek <michal.simek@amd.com>
Michal Simek44303df2015-10-30 15:39:18 +01008 *
Michal Simek18a952c2018-03-27 10:36:39 +02009 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
Michal Simek44303df2015-10-30 15:39:18 +010013 */
Michal Simek91d11532016-12-16 13:12:48 +010014
Michal Simekce906542020-11-26 14:25:02 +010015#include <dt-bindings/dma/xlnx-zynqmp-dpdma.h>
Piyush Mehtaa4180c32022-05-11 11:52:45 +020016#include <dt-bindings/gpio/gpio.h>
Michal Simek6b049192023-09-22 12:35:30 +020017#include <dt-bindings/interrupt-controller/arm-gic.h>
18#include <dt-bindings/interrupt-controller/irq.h>
Michal Simek332996c2019-10-14 15:56:31 +020019#include <dt-bindings/power/xlnx-zynqmp-power.h>
Michal Simekb07e97b2019-10-14 15:55:53 +020020#include <dt-bindings/reset/xlnx-zynqmp-resets.h>
21
Michal Simek44303df2015-10-30 15:39:18 +010022/ {
23 compatible = "xlnx,zynqmp";
24 #address-cells = <2>;
Michal Simek85d11422016-04-07 15:07:38 +020025 #size-cells = <2>;
Michal Simek44303df2015-10-30 15:39:18 +010026
Michal Simek2cf78f92023-08-03 14:51:53 +020027 options {
28 u-boot {
29 compatible = "u-boot,config";
30 bootscr-address = /bits/ 64 <0x20000000>;
31 };
32 };
33
Michal Simek44303df2015-10-30 15:39:18 +010034 cpus {
35 #address-cells = <1>;
36 #size-cells = <0>;
37
Michal Simek585ca872017-02-06 10:09:53 +010038 cpu0: cpu@0 {
Rob Herring8e3501e2019-01-14 11:45:33 -060039 compatible = "arm,cortex-a53";
Michal Simek44303df2015-10-30 15:39:18 +010040 device_type = "cpu";
41 enable-method = "psci";
Shubhrajyoti Datta941f61f2017-02-13 15:58:55 +053042 operating-points-v2 = <&cpu_opp_table>;
Michal Simek44303df2015-10-30 15:39:18 +010043 reg = <0x0>;
Stefan Krsmanovic2e15b072016-10-21 12:44:56 +020044 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandeya8d4b672023-07-10 14:37:37 +020045 next-level-cache = <&L2>;
Michal Simek44303df2015-10-30 15:39:18 +010046 };
47
Michal Simek585ca872017-02-06 10:09:53 +010048 cpu1: cpu@1 {
Rob Herring8e3501e2019-01-14 11:45:33 -060049 compatible = "arm,cortex-a53";
Michal Simek44303df2015-10-30 15:39:18 +010050 device_type = "cpu";
51 enable-method = "psci";
52 reg = <0x1>;
Shubhrajyoti Datta941f61f2017-02-13 15:58:55 +053053 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic2e15b072016-10-21 12:44:56 +020054 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandeya8d4b672023-07-10 14:37:37 +020055 next-level-cache = <&L2>;
Michal Simek44303df2015-10-30 15:39:18 +010056 };
57
Michal Simek585ca872017-02-06 10:09:53 +010058 cpu2: cpu@2 {
Rob Herring8e3501e2019-01-14 11:45:33 -060059 compatible = "arm,cortex-a53";
Michal Simek44303df2015-10-30 15:39:18 +010060 device_type = "cpu";
61 enable-method = "psci";
62 reg = <0x2>;
Shubhrajyoti Datta941f61f2017-02-13 15:58:55 +053063 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic2e15b072016-10-21 12:44:56 +020064 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandeya8d4b672023-07-10 14:37:37 +020065 next-level-cache = <&L2>;
Michal Simek44303df2015-10-30 15:39:18 +010066 };
67
Michal Simek585ca872017-02-06 10:09:53 +010068 cpu3: cpu@3 {
Rob Herring8e3501e2019-01-14 11:45:33 -060069 compatible = "arm,cortex-a53";
Michal Simek44303df2015-10-30 15:39:18 +010070 device_type = "cpu";
71 enable-method = "psci";
72 reg = <0x3>;
Shubhrajyoti Datta941f61f2017-02-13 15:58:55 +053073 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic2e15b072016-10-21 12:44:56 +020074 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandeya8d4b672023-07-10 14:37:37 +020075 next-level-cache = <&L2>;
76 };
77
78 L2: l2-cache {
79 compatible = "cache";
80 cache-level = <2>;
81 cache-unified;
Stefan Krsmanovic2e15b072016-10-21 12:44:56 +020082 };
83
84 idle-states {
Amit Kucheria9a06ed82018-08-23 14:23:29 +053085 entry-method = "psci";
Stefan Krsmanovic2e15b072016-10-21 12:44:56 +020086
87 CPU_SLEEP_0: cpu-sleep-0 {
88 compatible = "arm,idle-state";
89 arm,psci-suspend-param = <0x40000000>;
90 local-timer-stop;
91 entry-latency-us = <300>;
92 exit-latency-us = <600>;
Jolly Shah6a097b02017-06-14 15:03:52 -070093 min-residency-us = <10000>;
Stefan Krsmanovic2e15b072016-10-21 12:44:56 +020094 };
Michal Simek44303df2015-10-30 15:39:18 +010095 };
96 };
97
Michal Simek234f8be2022-05-11 11:52:47 +020098 cpu_opp_table: opp-table-cpu {
Shubhrajyoti Datta941f61f2017-02-13 15:58:55 +053099 compatible = "operating-points-v2";
100 opp-shared;
101 opp00 {
102 opp-hz = /bits/ 64 <1199999988>;
103 opp-microvolt = <1000000>;
104 clock-latency-ns = <500000>;
105 };
106 opp01 {
107 opp-hz = /bits/ 64 <599999994>;
108 opp-microvolt = <1000000>;
109 clock-latency-ns = <500000>;
110 };
111 opp02 {
112 opp-hz = /bits/ 64 <399999996>;
113 opp-microvolt = <1000000>;
114 clock-latency-ns = <500000>;
115 };
116 opp03 {
117 opp-hz = /bits/ 64 <299999997>;
118 opp-microvolt = <1000000>;
119 clock-latency-ns = <500000>;
120 };
121 };
122
Tanmay Shahf4681b12023-09-22 12:35:31 +0200123 reserved-memory {
124 #address-cells = <2>;
125 #size-cells = <2>;
126 ranges;
127
128 rproc_0_fw_image: memory@3ed00000 {
129 no-map;
130 reg = <0x0 0x3ed00000 0x0 0x40000>;
131 };
132
133 rproc_1_fw_image: memory@3ef00000 {
134 no-map;
135 reg = <0x0 0x3ef00000 0x0 0x40000>;
136 };
137 };
138
Michal Simekeca03762021-05-31 09:42:08 +0200139 zynqmp_ipi: zynqmp_ipi {
Simon Glass8c103c32023-02-13 08:56:33 -0700140 bootph-all;
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100141 compatible = "xlnx,zynqmp-ipi-mailbox";
142 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200143 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100144 xlnx,ipi-id = <0>;
145 #address-cells = <2>;
146 #size-cells = <2>;
147 ranges;
148
Michal Simek606121c2023-07-10 14:37:38 +0200149 ipi_mailbox_pmu1: mailbox@ff9905c0 {
Simon Glass8c103c32023-02-13 08:56:33 -0700150 bootph-all;
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100151 reg = <0x0 0xff9905c0 0x0 0x20>,
152 <0x0 0xff9905e0 0x0 0x20>,
153 <0x0 0xff990e80 0x0 0x20>,
154 <0x0 0xff990ea0 0x0 0x20>;
Michal Simek2d381d22020-09-29 13:43:22 +0200155 reg-names = "local_request_region",
156 "local_response_region",
157 "remote_request_region",
158 "remote_response_region";
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100159 #mbox-cells = <1>;
160 xlnx,ipi-id = <4>;
161 };
162 };
163
Michal Simek69d09dd2016-09-09 08:46:39 +0200164 dcc: dcc {
165 compatible = "arm,dcc";
166 status = "disabled";
Simon Glass8c103c32023-02-13 08:56:33 -0700167 bootph-all;
Michal Simek69d09dd2016-09-09 08:46:39 +0200168 };
169
Michal Simek44303df2015-10-30 15:39:18 +0100170 pmu {
171 compatible = "arm,armv8-pmuv3";
Michal Simek14cd9ea2016-04-07 15:28:33 +0200172 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200173 interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>,
174 <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
175 <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
176 <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
Radhey Shyam Pandey7cfddb42023-07-10 14:37:39 +0200177 interrupt-affinity = <&cpu0>,
178 <&cpu1>,
179 <&cpu2>,
180 <&cpu3>;
Michal Simek44303df2015-10-30 15:39:18 +0100181 };
182
183 psci {
184 compatible = "arm,psci-0.2";
185 method = "smc";
186 };
187
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100188 firmware {
Ilias Apalodimas89f0f142023-02-16 15:39:20 +0200189 optee: optee {
190 compatible = "linaro,optee-tz";
191 method = "smc";
192 };
193
Michal Simek039c7402019-10-14 15:42:03 +0200194 zynqmp_firmware: zynqmp-firmware {
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100195 compatible = "xlnx,zynqmp-firmware";
Michal Simek2d381d22020-09-29 13:43:22 +0200196 #power-domain-cells = <1>;
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100197 method = "smc";
Simon Glass8c103c32023-02-13 08:56:33 -0700198 bootph-all;
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100199
200 zynqmp_power: zynqmp-power {
Simon Glass8c103c32023-02-13 08:56:33 -0700201 bootph-all;
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100202 compatible = "xlnx,zynqmp-power";
203 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200204 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100205 mboxes = <&ipi_mailbox_pmu1 0>, <&ipi_mailbox_pmu1 1>;
206 mbox-names = "tx", "rx";
207 };
Michal Simekb07e97b2019-10-14 15:55:53 +0200208
Michal Simekce906542020-11-26 14:25:02 +0100209 nvmem_firmware {
210 compatible = "xlnx,zynqmp-nvmem-fw";
211 #address-cells = <1>;
212 #size-cells = <1>;
213
214 soc_revision: soc_revision@0 {
215 reg = <0x0 0x4>;
216 };
217 };
218
Michal Simek2d381d22020-09-29 13:43:22 +0200219 zynqmp_pcap: pcap {
220 compatible = "xlnx,zynqmp-pcap-fpga";
Michal Simek2d381d22020-09-29 13:43:22 +0200221 };
222
Michal Simekce906542020-11-26 14:25:02 +0100223 xlnx_aes: zynqmp-aes {
224 compatible = "xlnx,zynqmp-aes";
225 };
226
Michal Simekb07e97b2019-10-14 15:55:53 +0200227 zynqmp_reset: reset-controller {
228 compatible = "xlnx,zynqmp-reset";
229 #reset-cells = <1>;
230 };
Michal Simek00fb9452020-02-18 13:04:06 +0100231
232 pinctrl0: pinctrl {
233 compatible = "xlnx,zynqmp-pinctrl";
234 status = "disabled";
235 };
Piyush Mehtaa4180c32022-05-11 11:52:45 +0200236
237 modepin_gpio: gpio {
238 compatible = "xlnx,zynqmp-gpio-modepin";
239 gpio-controller;
240 #gpio-cells = <2>;
241 };
Ibai Erkiaga95497af2019-09-27 11:36:58 +0100242 };
Michal Simek44303df2015-10-30 15:39:18 +0100243 };
244
245 timer {
246 compatible = "arm,armv8-timer";
247 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200248 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
249 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
250 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
251 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
Michal Simek44303df2015-10-30 15:39:18 +0100252 };
253
Naga Sureshkumar Relliaaf232f2016-06-20 15:48:30 +0530254 edac {
255 compatible = "arm,cortex-a53-edac";
256 };
257
Nava kishore Manne7689dce2017-05-22 12:05:17 +0530258 fpga_full: fpga-full {
259 compatible = "fpga-region";
Nava kishore Manne21620992019-10-18 18:07:32 +0200260 fpga-mgr = <&zynqmp_pcap>;
Nava kishore Manne7689dce2017-05-22 12:05:17 +0530261 #address-cells = <2>;
262 #size-cells = <2>;
Nava kishore Manne21620992019-10-18 18:07:32 +0200263 ranges;
Michal Simekd59fac22022-05-11 11:52:48 +0200264 power-domains = <&zynqmp_firmware PD_PL>;
Nava kishore Manne7689dce2017-05-22 12:05:17 +0530265 };
266
Tanmay Shahf4681b12023-09-22 12:35:31 +0200267 remoteproc {
268 compatible = "xlnx,zynqmp-r5fss";
269 xlnx,cluster-mode = <1>;
270
271 r5f-0 {
272 compatible = "xlnx,zynqmp-r5f";
273 power-domains = <&zynqmp_firmware PD_RPU_0>;
274 memory-region = <&rproc_0_fw_image>;
275 };
276
277 r5f-1 {
278 compatible = "xlnx,zynqmp-r5f";
279 power-domains = <&zynqmp_firmware PD_RPU_1>;
280 memory-region = <&rproc_1_fw_image>;
281 };
282 };
283
Michal Simek2d381d22020-09-29 13:43:22 +0200284 amba: axi {
Michal Simek44303df2015-10-30 15:39:18 +0100285 compatible = "simple-bus";
Simon Glass8c103c32023-02-13 08:56:33 -0700286 bootph-all;
Michal Simek44303df2015-10-30 15:39:18 +0100287 #address-cells = <2>;
Michal Simekb976fd62016-02-11 07:19:06 +0100288 #size-cells = <2>;
289 ranges;
Michal Simek44303df2015-10-30 15:39:18 +0100290
291 can0: can@ff060000 {
292 compatible = "xlnx,zynq-can-1.0";
293 status = "disabled";
294 clock-names = "can_clk", "pclk";
Michal Simekb976fd62016-02-11 07:19:06 +0100295 reg = <0x0 0xff060000 0x0 0x1000>;
Michal Simek6b049192023-09-22 12:35:30 +0200296 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek44303df2015-10-30 15:39:18 +0100297 interrupt-parent = <&gic>;
298 tx-fifo-depth = <0x40>;
299 rx-fifo-depth = <0x40>;
Srinivas Neeli9e568e42023-09-11 16:10:49 +0200300 resets = <&zynqmp_reset ZYNQMP_RESET_CAN0>;
Michal Simek332996c2019-10-14 15:56:31 +0200301 power-domains = <&zynqmp_firmware PD_CAN_0>;
Michal Simek44303df2015-10-30 15:39:18 +0100302 };
303
304 can1: can@ff070000 {
305 compatible = "xlnx,zynq-can-1.0";
306 status = "disabled";
307 clock-names = "can_clk", "pclk";
Michal Simekb976fd62016-02-11 07:19:06 +0100308 reg = <0x0 0xff070000 0x0 0x1000>;
Michal Simek6b049192023-09-22 12:35:30 +0200309 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek44303df2015-10-30 15:39:18 +0100310 interrupt-parent = <&gic>;
311 tx-fifo-depth = <0x40>;
312 rx-fifo-depth = <0x40>;
Srinivas Neeli9e568e42023-09-11 16:10:49 +0200313 resets = <&zynqmp_reset ZYNQMP_RESET_CAN1>;
Michal Simek332996c2019-10-14 15:56:31 +0200314 power-domains = <&zynqmp_firmware PD_CAN_1>;
Michal Simek44303df2015-10-30 15:39:18 +0100315 };
316
Michal Simekff50d212015-11-26 11:21:25 +0100317 cci: cci@fd6e0000 {
318 compatible = "arm,cci-400";
Michal Simekd9be8b42020-05-11 10:14:34 +0200319 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100320 reg = <0x0 0xfd6e0000 0x0 0x9000>;
Michal Simekff50d212015-11-26 11:21:25 +0100321 ranges = <0x0 0x0 0xfd6e0000 0x10000>;
322 #address-cells = <1>;
323 #size-cells = <1>;
324
325 pmu@9000 {
326 compatible = "arm,cci-400-pmu,r1";
327 reg = <0x9000 0x5000>;
328 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200329 interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
330 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
331 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
332 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
333 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekff50d212015-11-26 11:21:25 +0100334 };
335 };
336
Michal Simek44303df2015-10-30 15:39:18 +0100337 /* GDMA */
Shravya Kumbhamd10807a2022-01-14 12:44:06 +0100338 fpd_dma_chan1: dma-controller@fd500000 {
Michal Simek44303df2015-10-30 15:39:18 +0100339 status = "disabled";
340 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100341 reg = <0x0 0xfd500000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100342 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200343 interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530344 clock-names = "clk_main", "clk_apb";
Michal Simek2a5f7fd2022-12-09 13:56:37 +0100345 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100346 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200347 iommus = <&smmu 0x14e8>;
Michal Simek332996c2019-10-14 15:56:31 +0200348 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100349 };
350
Shravya Kumbhamd10807a2022-01-14 12:44:06 +0100351 fpd_dma_chan2: dma-controller@fd510000 {
Michal Simek44303df2015-10-30 15:39:18 +0100352 status = "disabled";
353 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100354 reg = <0x0 0xfd510000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100355 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200356 interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530357 clock-names = "clk_main", "clk_apb";
Michal Simek2a5f7fd2022-12-09 13:56:37 +0100358 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100359 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200360 iommus = <&smmu 0x14e9>;
Michal Simek332996c2019-10-14 15:56:31 +0200361 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100362 };
363
Shravya Kumbhamd10807a2022-01-14 12:44:06 +0100364 fpd_dma_chan3: dma-controller@fd520000 {
Michal Simek44303df2015-10-30 15:39:18 +0100365 status = "disabled";
366 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100367 reg = <0x0 0xfd520000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100368 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200369 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530370 clock-names = "clk_main", "clk_apb";
Michal Simek2a5f7fd2022-12-09 13:56:37 +0100371 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100372 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200373 iommus = <&smmu 0x14ea>;
Michal Simek332996c2019-10-14 15:56:31 +0200374 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100375 };
376
Shravya Kumbhamd10807a2022-01-14 12:44:06 +0100377 fpd_dma_chan4: dma-controller@fd530000 {
Michal Simek44303df2015-10-30 15:39:18 +0100378 status = "disabled";
379 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100380 reg = <0x0 0xfd530000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100381 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200382 interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530383 clock-names = "clk_main", "clk_apb";
Michal Simek2a5f7fd2022-12-09 13:56:37 +0100384 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100385 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200386 iommus = <&smmu 0x14eb>;
Michal Simek332996c2019-10-14 15:56:31 +0200387 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100388 };
389
Shravya Kumbhamd10807a2022-01-14 12:44:06 +0100390 fpd_dma_chan5: dma-controller@fd540000 {
Michal Simek44303df2015-10-30 15:39:18 +0100391 status = "disabled";
392 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100393 reg = <0x0 0xfd540000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100394 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200395 interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530396 clock-names = "clk_main", "clk_apb";
Michal Simek2a5f7fd2022-12-09 13:56:37 +0100397 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100398 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200399 iommus = <&smmu 0x14ec>;
Michal Simek332996c2019-10-14 15:56:31 +0200400 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100401 };
402
Shravya Kumbhamd10807a2022-01-14 12:44:06 +0100403 fpd_dma_chan6: dma-controller@fd550000 {
Michal Simek44303df2015-10-30 15:39:18 +0100404 status = "disabled";
405 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100406 reg = <0x0 0xfd550000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100407 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200408 interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530409 clock-names = "clk_main", "clk_apb";
Michal Simek2a5f7fd2022-12-09 13:56:37 +0100410 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100411 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200412 iommus = <&smmu 0x14ed>;
Michal Simek332996c2019-10-14 15:56:31 +0200413 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100414 };
415
Shravya Kumbhamd10807a2022-01-14 12:44:06 +0100416 fpd_dma_chan7: dma-controller@fd560000 {
Michal Simek44303df2015-10-30 15:39:18 +0100417 status = "disabled";
418 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100419 reg = <0x0 0xfd560000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100420 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200421 interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530422 clock-names = "clk_main", "clk_apb";
Michal Simek2a5f7fd2022-12-09 13:56:37 +0100423 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100424 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200425 iommus = <&smmu 0x14ee>;
Michal Simek332996c2019-10-14 15:56:31 +0200426 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100427 };
428
Shravya Kumbhamd10807a2022-01-14 12:44:06 +0100429 fpd_dma_chan8: dma-controller@fd570000 {
Michal Simek44303df2015-10-30 15:39:18 +0100430 status = "disabled";
431 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100432 reg = <0x0 0xfd570000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100433 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200434 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530435 clock-names = "clk_main", "clk_apb";
Michal Simek2a5f7fd2022-12-09 13:56:37 +0100436 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100437 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200438 iommus = <&smmu 0x14ef>;
Michal Simek332996c2019-10-14 15:56:31 +0200439 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100440 };
441
Michal Simek2d381d22020-09-29 13:43:22 +0200442 gic: interrupt-controller@f9010000 {
443 compatible = "arm,gic-400";
444 #interrupt-cells = <3>;
445 reg = <0x0 0xf9010000 0x0 0x10000>,
446 <0x0 0xf9020000 0x0 0x20000>,
447 <0x0 0xf9040000 0x0 0x20000>,
448 <0x0 0xf9060000 0x0 0x20000>;
449 interrupt-controller;
450 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200451 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
Michal Simek2d381d22020-09-29 13:43:22 +0200452 };
453
Michal Simek44303df2015-10-30 15:39:18 +0100454 gpu: gpu@fd4b0000 {
455 status = "disabled";
Parth Gajjard95fc992023-07-10 14:37:29 +0200456 compatible = "xlnx,zynqmp-mali", "arm,mali-400";
Hyun Kwon834ec8e2017-08-21 18:54:29 -0700457 reg = <0x0 0xfd4b0000 0x0 0x10000>;
Michal Simek44303df2015-10-30 15:39:18 +0100458 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200459 interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
460 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
461 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
462 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
463 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
464 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
Parth Gajjard95fc992023-07-10 14:37:29 +0200465 interrupt-names = "gp", "gpmmu", "pp0", "ppmmu0", "pp1", "ppmmu1";
466 clock-names = "bus", "core";
Michal Simek332996c2019-10-14 15:56:31 +0200467 power-domains = <&zynqmp_firmware PD_GPU>;
Michal Simek44303df2015-10-30 15:39:18 +0100468 };
469
Kedareswara rao Appana6af57732016-09-09 12:36:01 +0530470 /* LPDDMA default allows only secured access. inorder to enable
471 * These dma channels, Users should ensure that these dma
472 * Channels are allowed for non secure access.
473 */
Shravya Kumbhamd10807a2022-01-14 12:44:06 +0100474 lpd_dma_chan1: dma-controller@ffa80000 {
Michal Simek44303df2015-10-30 15:39:18 +0100475 status = "disabled";
476 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100477 reg = <0x0 0xffa80000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100478 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200479 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek680e9972018-01-17 16:32:33 +0100480 clock-names = "clk_main", "clk_apb";
Michal Simek2a5f7fd2022-12-09 13:56:37 +0100481 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100482 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200483 iommus = <&smmu 0x868>;
Michal Simek332996c2019-10-14 15:56:31 +0200484 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100485 };
486
Shravya Kumbhamd10807a2022-01-14 12:44:06 +0100487 lpd_dma_chan2: dma-controller@ffa90000 {
Michal Simek44303df2015-10-30 15:39:18 +0100488 status = "disabled";
489 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100490 reg = <0x0 0xffa90000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100491 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200492 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek680e9972018-01-17 16:32:33 +0100493 clock-names = "clk_main", "clk_apb";
Michal Simek2a5f7fd2022-12-09 13:56:37 +0100494 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100495 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200496 iommus = <&smmu 0x869>;
Michal Simek332996c2019-10-14 15:56:31 +0200497 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100498 };
499
Shravya Kumbhamd10807a2022-01-14 12:44:06 +0100500 lpd_dma_chan3: dma-controller@ffaa0000 {
Michal Simek44303df2015-10-30 15:39:18 +0100501 status = "disabled";
502 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100503 reg = <0x0 0xffaa0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100504 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200505 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek680e9972018-01-17 16:32:33 +0100506 clock-names = "clk_main", "clk_apb";
Michal Simek2a5f7fd2022-12-09 13:56:37 +0100507 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100508 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200509 iommus = <&smmu 0x86a>;
Michal Simek332996c2019-10-14 15:56:31 +0200510 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100511 };
512
Shravya Kumbhamd10807a2022-01-14 12:44:06 +0100513 lpd_dma_chan4: dma-controller@ffab0000 {
Michal Simek44303df2015-10-30 15:39:18 +0100514 status = "disabled";
515 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100516 reg = <0x0 0xffab0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100517 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200518 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek680e9972018-01-17 16:32:33 +0100519 clock-names = "clk_main", "clk_apb";
Michal Simek2a5f7fd2022-12-09 13:56:37 +0100520 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100521 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200522 iommus = <&smmu 0x86b>;
Michal Simek332996c2019-10-14 15:56:31 +0200523 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100524 };
525
Shravya Kumbhamd10807a2022-01-14 12:44:06 +0100526 lpd_dma_chan5: dma-controller@ffac0000 {
Michal Simek44303df2015-10-30 15:39:18 +0100527 status = "disabled";
528 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100529 reg = <0x0 0xffac0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100530 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200531 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek680e9972018-01-17 16:32:33 +0100532 clock-names = "clk_main", "clk_apb";
Michal Simek2a5f7fd2022-12-09 13:56:37 +0100533 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100534 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200535 iommus = <&smmu 0x86c>;
Michal Simek332996c2019-10-14 15:56:31 +0200536 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100537 };
538
Shravya Kumbhamd10807a2022-01-14 12:44:06 +0100539 lpd_dma_chan6: dma-controller@ffad0000 {
Michal Simek44303df2015-10-30 15:39:18 +0100540 status = "disabled";
541 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100542 reg = <0x0 0xffad0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100543 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200544 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek680e9972018-01-17 16:32:33 +0100545 clock-names = "clk_main", "clk_apb";
Michal Simek2a5f7fd2022-12-09 13:56:37 +0100546 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100547 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200548 iommus = <&smmu 0x86d>;
Michal Simek332996c2019-10-14 15:56:31 +0200549 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100550 };
551
Shravya Kumbhamd10807a2022-01-14 12:44:06 +0100552 lpd_dma_chan7: dma-controller@ffae0000 {
Michal Simek44303df2015-10-30 15:39:18 +0100553 status = "disabled";
554 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100555 reg = <0x0 0xffae0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100556 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200557 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek680e9972018-01-17 16:32:33 +0100558 clock-names = "clk_main", "clk_apb";
Michal Simek2a5f7fd2022-12-09 13:56:37 +0100559 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100560 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200561 iommus = <&smmu 0x86e>;
Michal Simek332996c2019-10-14 15:56:31 +0200562 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100563 };
564
Shravya Kumbhamd10807a2022-01-14 12:44:06 +0100565 lpd_dma_chan8: dma-controller@ffaf0000 {
Michal Simek44303df2015-10-30 15:39:18 +0100566 status = "disabled";
567 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100568 reg = <0x0 0xffaf0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100569 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200570 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek680e9972018-01-17 16:32:33 +0100571 clock-names = "clk_main", "clk_apb";
Michal Simek2a5f7fd2022-12-09 13:56:37 +0100572 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100573 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200574 iommus = <&smmu 0x86f>;
Michal Simek332996c2019-10-14 15:56:31 +0200575 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek44303df2015-10-30 15:39:18 +0100576 };
577
Naga Sureshkumar Relli90869002016-03-11 13:10:26 +0530578 mc: memory-controller@fd070000 {
579 compatible = "xlnx,zynqmp-ddrc-2.40a";
Michal Simekb976fd62016-02-11 07:19:06 +0100580 reg = <0x0 0xfd070000 0x0 0x30000>;
Naga Sureshkumar Relli90869002016-03-11 13:10:26 +0530581 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200582 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Naga Sureshkumar Relli90869002016-03-11 13:10:26 +0530583 };
584
Michal Simekce906542020-11-26 14:25:02 +0100585 nand0: nand-controller@ff100000 {
586 compatible = "xlnx,zynqmp-nand-controller", "arasan,nfc-v3p10";
Michal Simek44303df2015-10-30 15:39:18 +0100587 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100588 reg = <0x0 0xff100000 0x0 0x1000>;
Amit Kumar Mahapatrae2b71c32021-02-23 13:47:20 -0700589 clock-names = "controller", "bus";
Michal Simek44303df2015-10-30 15:39:18 +0100590 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200591 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
Naga Sureshkumar Rellic3a34b82017-01-23 16:20:37 +0530592 #address-cells = <1>;
593 #size-cells = <0>;
Michal Simekba6ad312016-04-06 10:43:23 +0200594 iommus = <&smmu 0x872>;
Michal Simek332996c2019-10-14 15:56:31 +0200595 power-domains = <&zynqmp_firmware PD_NAND>;
Michal Simek44303df2015-10-30 15:39:18 +0100596 };
597
598 gem0: ethernet@ff0b0000 {
Michal Simeka09d9272023-02-06 13:50:00 +0100599 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek44303df2015-10-30 15:39:18 +0100600 status = "disabled";
601 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200602 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
603 <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb976fd62016-02-11 07:19:06 +0100604 reg = <0x0 0xff0b0000 0x0 0x1000>;
Michal Simekca442162021-11-18 13:42:28 +0100605 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek44303df2015-10-30 15:39:18 +0100606 #address-cells = <1>;
607 #size-cells = <0>;
Michal Simekba6ad312016-04-06 10:43:23 +0200608 iommus = <&smmu 0x874>;
Michal Simek332996c2019-10-14 15:56:31 +0200609 power-domains = <&zynqmp_firmware PD_ETH_0>;
Michal Simek87b50f92021-11-18 13:42:27 +0100610 resets = <&zynqmp_reset ZYNQMP_RESET_GEM0>;
Michal Simeke6a01d52022-12-09 13:56:38 +0100611 reset-names = "gem0_rst";
Michal Simek44303df2015-10-30 15:39:18 +0100612 };
613
614 gem1: ethernet@ff0c0000 {
Michal Simeka09d9272023-02-06 13:50:00 +0100615 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek44303df2015-10-30 15:39:18 +0100616 status = "disabled";
617 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200618 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
619 <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb976fd62016-02-11 07:19:06 +0100620 reg = <0x0 0xff0c0000 0x0 0x1000>;
Michal Simekca442162021-11-18 13:42:28 +0100621 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek44303df2015-10-30 15:39:18 +0100622 #address-cells = <1>;
623 #size-cells = <0>;
Michal Simekba6ad312016-04-06 10:43:23 +0200624 iommus = <&smmu 0x875>;
Michal Simek332996c2019-10-14 15:56:31 +0200625 power-domains = <&zynqmp_firmware PD_ETH_1>;
Michal Simek87b50f92021-11-18 13:42:27 +0100626 resets = <&zynqmp_reset ZYNQMP_RESET_GEM1>;
Michal Simeke6a01d52022-12-09 13:56:38 +0100627 reset-names = "gem1_rst";
Michal Simek44303df2015-10-30 15:39:18 +0100628 };
629
630 gem2: ethernet@ff0d0000 {
Michal Simeka09d9272023-02-06 13:50:00 +0100631 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek44303df2015-10-30 15:39:18 +0100632 status = "disabled";
633 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200634 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
635 <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb976fd62016-02-11 07:19:06 +0100636 reg = <0x0 0xff0d0000 0x0 0x1000>;
Michal Simekca442162021-11-18 13:42:28 +0100637 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek44303df2015-10-30 15:39:18 +0100638 #address-cells = <1>;
639 #size-cells = <0>;
Michal Simekba6ad312016-04-06 10:43:23 +0200640 iommus = <&smmu 0x876>;
Michal Simek332996c2019-10-14 15:56:31 +0200641 power-domains = <&zynqmp_firmware PD_ETH_2>;
Michal Simek87b50f92021-11-18 13:42:27 +0100642 resets = <&zynqmp_reset ZYNQMP_RESET_GEM2>;
Michal Simeke6a01d52022-12-09 13:56:38 +0100643 reset-names = "gem2_rst";
Michal Simek44303df2015-10-30 15:39:18 +0100644 };
645
646 gem3: ethernet@ff0e0000 {
Michal Simeka09d9272023-02-06 13:50:00 +0100647 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek44303df2015-10-30 15:39:18 +0100648 status = "disabled";
649 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200650 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>,
651 <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb976fd62016-02-11 07:19:06 +0100652 reg = <0x0 0xff0e0000 0x0 0x1000>;
Michal Simekca442162021-11-18 13:42:28 +0100653 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek44303df2015-10-30 15:39:18 +0100654 #address-cells = <1>;
655 #size-cells = <0>;
Michal Simekba6ad312016-04-06 10:43:23 +0200656 iommus = <&smmu 0x877>;
Michal Simek332996c2019-10-14 15:56:31 +0200657 power-domains = <&zynqmp_firmware PD_ETH_3>;
Michal Simek87b50f92021-11-18 13:42:27 +0100658 resets = <&zynqmp_reset ZYNQMP_RESET_GEM3>;
Michal Simeke6a01d52022-12-09 13:56:38 +0100659 reset-names = "gem3_rst";
Michal Simek44303df2015-10-30 15:39:18 +0100660 };
661
662 gpio: gpio@ff0a0000 {
663 compatible = "xlnx,zynqmp-gpio-1.0";
664 status = "disabled";
665 #gpio-cells = <0x2>;
Michal Simekb94a3c22020-01-09 13:10:59 +0100666 gpio-controller;
Michal Simek44303df2015-10-30 15:39:18 +0100667 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200668 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek9e826b62016-10-20 10:26:13 +0200669 interrupt-controller;
670 #interrupt-cells = <2>;
Michal Simekb976fd62016-02-11 07:19:06 +0100671 reg = <0x0 0xff0a0000 0x0 0x1000>;
Michal Simek332996c2019-10-14 15:56:31 +0200672 power-domains = <&zynqmp_firmware PD_GPIO>;
Michal Simek44303df2015-10-30 15:39:18 +0100673 };
674
675 i2c0: i2c@ff020000 {
Michal Simek2d381d22020-09-29 13:43:22 +0200676 compatible = "cdns,i2c-r1p14";
Michal Simek44303df2015-10-30 15:39:18 +0100677 status = "disabled";
678 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200679 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Varalaxmi Bingi39bdb962023-07-10 14:37:27 +0200680 clock-frequency = <400000>;
Michal Simekb976fd62016-02-11 07:19:06 +0100681 reg = <0x0 0xff020000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100682 #address-cells = <1>;
683 #size-cells = <0>;
Michal Simek332996c2019-10-14 15:56:31 +0200684 power-domains = <&zynqmp_firmware PD_I2C_0>;
Michal Simek44303df2015-10-30 15:39:18 +0100685 };
686
687 i2c1: i2c@ff030000 {
Michal Simek2d381d22020-09-29 13:43:22 +0200688 compatible = "cdns,i2c-r1p14";
Michal Simek44303df2015-10-30 15:39:18 +0100689 status = "disabled";
690 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200691 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
Varalaxmi Bingi39bdb962023-07-10 14:37:27 +0200692 clock-frequency = <400000>;
Michal Simekb976fd62016-02-11 07:19:06 +0100693 reg = <0x0 0xff030000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100694 #address-cells = <1>;
695 #size-cells = <0>;
Michal Simek332996c2019-10-14 15:56:31 +0200696 power-domains = <&zynqmp_firmware PD_I2C_1>;
Michal Simek44303df2015-10-30 15:39:18 +0100697 };
698
Naga Sureshkumar Relli55344802016-05-18 12:23:13 +0530699 ocm: memory-controller@ff960000 {
700 compatible = "xlnx,zynqmp-ocmc-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100701 reg = <0x0 0xff960000 0x0 0x1000>;
Naga Sureshkumar Relli55344802016-05-18 12:23:13 +0530702 interrupt-parent = <&gic>;
703 interrupts = <0 10 4>;
704 };
705
Michal Simek44303df2015-10-30 15:39:18 +0100706 pcie: pcie@fd0e0000 {
707 compatible = "xlnx,nwl-pcie-2.11";
708 status = "disabled";
709 #address-cells = <3>;
710 #size-cells = <2>;
711 #interrupt-cells = <1>;
Bharat Kumar Gogada7d6ca732016-07-19 20:49:29 +0530712 msi-controller;
Michal Simek44303df2015-10-30 15:39:18 +0100713 device_type = "pci";
714 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200715 interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
716 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
717 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
718 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, /* MSI_1 [63...32] */
719 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; /* MSI_0 [31...0] */
Michal Simek680e9972018-01-17 16:32:33 +0100720 interrupt-names = "misc", "dummy", "intx",
721 "msi1", "msi0";
Bharat Kumar Gogada7d6ca732016-07-19 20:49:29 +0530722 msi-parent = <&pcie>;
Michal Simekb976fd62016-02-11 07:19:06 +0100723 reg = <0x0 0xfd0e0000 0x0 0x1000>,
724 <0x0 0xfd480000 0x0 0x1000>,
Thippeswamy Havaligedf2ed082023-09-11 16:10:50 +0200725 <0x80 0x00000000 0x0 0x10000000>;
Michal Simek44303df2015-10-30 15:39:18 +0100726 reg-names = "breg", "pcireg", "cfg";
Michal Simek2d381d22020-09-29 13:43:22 +0200727 ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000>,/* non-prefetchable memory */
728 <0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */
Rob Herringec2b2d42017-03-21 21:03:13 -0500729 bus-range = <0x00 0xff>;
Bharat Kumar Gogada33aec512016-02-15 21:18:58 +0530730 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
731 interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
732 <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
733 <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
734 <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
Stefano Stabellinice42bd22021-05-05 14:18:21 -0700735 iommus = <&smmu 0x4d0>;
Michal Simek332996c2019-10-14 15:56:31 +0200736 power-domains = <&zynqmp_firmware PD_PCIE>;
Bharat Kumar Gogada33aec512016-02-15 21:18:58 +0530737 pcie_intc: legacy-interrupt-controller {
738 interrupt-controller;
739 #address-cells = <0>;
740 #interrupt-cells = <1>;
741 };
Michal Simek44303df2015-10-30 15:39:18 +0100742 };
743
744 qspi: spi@ff0f0000 {
Simon Glass8c103c32023-02-13 08:56:33 -0700745 bootph-all;
Michal Simek44303df2015-10-30 15:39:18 +0100746 compatible = "xlnx,zynqmp-qspi-1.0";
747 status = "disabled";
748 clock-names = "ref_clk", "pclk";
Michal Simek6b049192023-09-22 12:35:30 +0200749 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek44303df2015-10-30 15:39:18 +0100750 interrupt-parent = <&gic>;
751 num-cs = <1>;
Michal Simekb976fd62016-02-11 07:19:06 +0100752 reg = <0x0 0xff0f0000 0x0 0x1000>,
753 <0x0 0xc0000000 0x0 0x8000000>;
Michal Simek44303df2015-10-30 15:39:18 +0100754 #address-cells = <1>;
755 #size-cells = <0>;
Michal Simekba6ad312016-04-06 10:43:23 +0200756 iommus = <&smmu 0x873>;
Michal Simek332996c2019-10-14 15:56:31 +0200757 power-domains = <&zynqmp_firmware PD_QSPI>;
Michal Simek44303df2015-10-30 15:39:18 +0100758 };
759
Michal Simekce906542020-11-26 14:25:02 +0100760 psgtr: phy@fd400000 {
761 compatible = "xlnx,zynqmp-psgtr-v1.1";
762 status = "disabled";
763 reg = <0x0 0xfd400000 0x0 0x40000>,
764 <0x0 0xfd3d0000 0x0 0x1000>;
765 reg-names = "serdes", "siou";
766 #phy-cells = <4>;
767 };
768
Michal Simek44303df2015-10-30 15:39:18 +0100769 rtc: rtc@ffa60000 {
770 compatible = "xlnx,zynqmp-rtc";
771 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100772 reg = <0x0 0xffa60000 0x0 0x100>;
Michal Simek44303df2015-10-30 15:39:18 +0100773 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200774 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
775 <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek44303df2015-10-30 15:39:18 +0100776 interrupt-names = "alarm", "sec";
Srinivas Neeliee6b3c52021-03-08 14:05:19 +0530777 calibration = <0x7FFF>;
Michal Simek44303df2015-10-30 15:39:18 +0100778 };
779
780 sata: ahci@fd0c0000 {
781 compatible = "ceva,ahci-1v84";
782 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100783 reg = <0x0 0xfd0c0000 0x0 0x2000>;
Michal Simek44303df2015-10-30 15:39:18 +0100784 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200785 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek332996c2019-10-14 15:56:31 +0200786 power-domains = <&zynqmp_firmware PD_SATA>;
Michal Simekfee3e302021-05-27 13:49:05 +0200787 resets = <&zynqmp_reset ZYNQMP_RESET_SATA>;
Anurag Kumar Vulisha110d06b2017-07-04 20:03:42 +0530788 iommus = <&smmu 0x4c0>, <&smmu 0x4c1>,
789 <&smmu 0x4c2>, <&smmu 0x4c3>;
790 /* dma-coherent; */
Michal Simek44303df2015-10-30 15:39:18 +0100791 };
792
Siva Durga Prasad Paladugue7c9de62019-01-03 15:44:24 +0530793 sdhci0: mmc@ff160000 {
Simon Glass8c103c32023-02-13 08:56:33 -0700794 bootph-all;
Sai Krishna Potthuri0488a5e2016-08-16 14:41:35 +0530795 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek44303df2015-10-30 15:39:18 +0100796 status = "disabled";
797 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200798 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb976fd62016-02-11 07:19:06 +0100799 reg = <0x0 0xff160000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100800 clock-names = "clk_xin", "clk_ahb";
Michal Simekba6ad312016-04-06 10:43:23 +0200801 iommus = <&smmu 0x870>;
Ashok Reddy Somad9872d82020-02-17 23:32:57 -0700802 #clock-cells = <1>;
803 clock-output-names = "clk_out_sd0", "clk_in_sd0";
Michal Simekce906542020-11-26 14:25:02 +0100804 power-domains = <&zynqmp_firmware PD_SD_0>;
Sai Krishna Potthuri8bd9e2f2022-02-28 15:59:29 +0100805 resets = <&zynqmp_reset ZYNQMP_RESET_SDIO0>;
Michal Simek44303df2015-10-30 15:39:18 +0100806 };
807
Siva Durga Prasad Paladugue7c9de62019-01-03 15:44:24 +0530808 sdhci1: mmc@ff170000 {
Simon Glass8c103c32023-02-13 08:56:33 -0700809 bootph-all;
Sai Krishna Potthuri0488a5e2016-08-16 14:41:35 +0530810 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek44303df2015-10-30 15:39:18 +0100811 status = "disabled";
812 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200813 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb976fd62016-02-11 07:19:06 +0100814 reg = <0x0 0xff170000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100815 clock-names = "clk_xin", "clk_ahb";
Michal Simekba6ad312016-04-06 10:43:23 +0200816 iommus = <&smmu 0x871>;
Ashok Reddy Somad9872d82020-02-17 23:32:57 -0700817 #clock-cells = <1>;
818 clock-output-names = "clk_out_sd1", "clk_in_sd1";
Michal Simekce906542020-11-26 14:25:02 +0100819 power-domains = <&zynqmp_firmware PD_SD_1>;
Sai Krishna Potthuri8bd9e2f2022-02-28 15:59:29 +0100820 resets = <&zynqmp_reset ZYNQMP_RESET_SDIO1>;
Michal Simek44303df2015-10-30 15:39:18 +0100821 };
822
Michal Simek2d381d22020-09-29 13:43:22 +0200823 smmu: iommu@fd800000 {
Michal Simek44303df2015-10-30 15:39:18 +0100824 compatible = "arm,mmu-500";
Michal Simekb976fd62016-02-11 07:19:06 +0100825 reg = <0x0 0xfd800000 0x0 0x20000>;
Michal Simekba6ad312016-04-06 10:43:23 +0200826 #iommu-cells = <1>;
Naga Sureshkumar Relli10f2a292017-03-09 20:00:13 +0530827 status = "disabled";
Michal Simek44303df2015-10-30 15:39:18 +0100828 #global-interrupts = <1>;
829 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200830 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
831 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
832 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
833 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
834 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
835 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
836 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
837 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
838 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
839 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
840 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
841 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
842 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
843 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
844 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
845 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
846 <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek44303df2015-10-30 15:39:18 +0100847 };
848
849 spi0: spi@ff040000 {
850 compatible = "cdns,spi-r1p6";
851 status = "disabled";
852 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200853 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb976fd62016-02-11 07:19:06 +0100854 reg = <0x0 0xff040000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100855 clock-names = "ref_clk", "pclk";
856 #address-cells = <1>;
857 #size-cells = <0>;
Michal Simek332996c2019-10-14 15:56:31 +0200858 power-domains = <&zynqmp_firmware PD_SPI_0>;
Michal Simek44303df2015-10-30 15:39:18 +0100859 };
860
861 spi1: spi@ff050000 {
862 compatible = "cdns,spi-r1p6";
863 status = "disabled";
864 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200865 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb976fd62016-02-11 07:19:06 +0100866 reg = <0x0 0xff050000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100867 clock-names = "ref_clk", "pclk";
868 #address-cells = <1>;
869 #size-cells = <0>;
Michal Simek332996c2019-10-14 15:56:31 +0200870 power-domains = <&zynqmp_firmware PD_SPI_1>;
Michal Simek44303df2015-10-30 15:39:18 +0100871 };
872
873 ttc0: timer@ff110000 {
874 compatible = "cdns,ttc";
875 status = "disabled";
876 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200877 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
878 <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
879 <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb976fd62016-02-11 07:19:06 +0100880 reg = <0x0 0xff110000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100881 timer-width = <32>;
Michal Simek332996c2019-10-14 15:56:31 +0200882 power-domains = <&zynqmp_firmware PD_TTC_0>;
Michal Simek44303df2015-10-30 15:39:18 +0100883 };
884
885 ttc1: timer@ff120000 {
886 compatible = "cdns,ttc";
887 status = "disabled";
888 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200889 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
890 <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
891 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb976fd62016-02-11 07:19:06 +0100892 reg = <0x0 0xff120000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100893 timer-width = <32>;
Michal Simek332996c2019-10-14 15:56:31 +0200894 power-domains = <&zynqmp_firmware PD_TTC_1>;
Michal Simek44303df2015-10-30 15:39:18 +0100895 };
896
897 ttc2: timer@ff130000 {
898 compatible = "cdns,ttc";
899 status = "disabled";
900 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200901 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
902 <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
903 <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb976fd62016-02-11 07:19:06 +0100904 reg = <0x0 0xff130000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100905 timer-width = <32>;
Michal Simek332996c2019-10-14 15:56:31 +0200906 power-domains = <&zynqmp_firmware PD_TTC_2>;
Michal Simek44303df2015-10-30 15:39:18 +0100907 };
908
909 ttc3: timer@ff140000 {
910 compatible = "cdns,ttc";
911 status = "disabled";
912 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200913 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
914 <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
915 <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb976fd62016-02-11 07:19:06 +0100916 reg = <0x0 0xff140000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100917 timer-width = <32>;
Michal Simek332996c2019-10-14 15:56:31 +0200918 power-domains = <&zynqmp_firmware PD_TTC_3>;
Michal Simek44303df2015-10-30 15:39:18 +0100919 };
920
921 uart0: serial@ff000000 {
Simon Glass8c103c32023-02-13 08:56:33 -0700922 bootph-all;
Michal Simek59b21d22022-01-14 12:43:05 +0100923 compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
Michal Simek44303df2015-10-30 15:39:18 +0100924 status = "disabled";
925 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200926 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb976fd62016-02-11 07:19:06 +0100927 reg = <0x0 0xff000000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100928 clock-names = "uart_clk", "pclk";
Michal Simek332996c2019-10-14 15:56:31 +0200929 power-domains = <&zynqmp_firmware PD_UART_0>;
Michal Simek44303df2015-10-30 15:39:18 +0100930 };
931
932 uart1: serial@ff010000 {
Simon Glass8c103c32023-02-13 08:56:33 -0700933 bootph-all;
Michal Simek59b21d22022-01-14 12:43:05 +0100934 compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
Michal Simek44303df2015-10-30 15:39:18 +0100935 status = "disabled";
936 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +0200937 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Michal Simekb976fd62016-02-11 07:19:06 +0100938 reg = <0x0 0xff010000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100939 clock-names = "uart_clk", "pclk";
Michal Simek332996c2019-10-14 15:56:31 +0200940 power-domains = <&zynqmp_firmware PD_UART_1>;
Michal Simek44303df2015-10-30 15:39:18 +0100941 };
942
Michal Simeka30a3ec2022-12-09 13:56:41 +0100943 usb0: usb@ff9d0000 {
Michal Simeka84de482016-04-07 15:06:07 +0200944 #address-cells = <2>;
Michal Simekb976fd62016-02-11 07:19:06 +0100945 #size-cells = <2>;
Michal Simek44303df2015-10-30 15:39:18 +0100946 status = "disabled";
Michal Simeka84de482016-04-07 15:06:07 +0200947 compatible = "xlnx,zynqmp-dwc3";
Manish Naranif7346ef2017-03-27 17:47:00 +0530948 reg = <0x0 0xff9d0000 0x0 0x100>;
Michal Simeka84de482016-04-07 15:06:07 +0200949 clock-names = "bus_clk", "ref_clk";
Michal Simek332996c2019-10-14 15:56:31 +0200950 power-domains = <&zynqmp_firmware PD_USB_0>;
Michal Simekcb4380a2021-06-11 08:51:19 +0200951 resets = <&zynqmp_reset ZYNQMP_RESET_USB0_CORERESET>,
952 <&zynqmp_reset ZYNQMP_RESET_USB0_HIBERRESET>,
953 <&zynqmp_reset ZYNQMP_RESET_USB0_APB>;
954 reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
Piyush Mehtaa4180c32022-05-11 11:52:45 +0200955 reset-gpios = <&modepin_gpio 1 GPIO_ACTIVE_LOW>;
Michal Simeka84de482016-04-07 15:06:07 +0200956 ranges;
957
Manish Narani1d70cc72022-01-14 12:43:35 +0100958 dwc3_0: usb@fe200000 {
Michal Simeka84de482016-04-07 15:06:07 +0200959 compatible = "snps,dwc3";
960 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100961 reg = <0x0 0xfe200000 0x0 0x40000>;
Michal Simeka84de482016-04-07 15:06:07 +0200962 interrupt-parent = <&gic>;
Michal Simekcb4380a2021-06-11 08:51:19 +0200963 interrupt-names = "dwc_usb3", "otg", "hiber";
Michal Simek6b049192023-09-22 12:35:30 +0200964 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
965 <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
966 <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
Anurag Kumar Vulisha8861dcf2017-06-20 16:25:16 +0530967 iommus = <&smmu 0x860>;
Anurag Kumar Vulisha397a08a2017-03-10 19:18:17 +0530968 snps,quirk-frame-length-adjustment = <0x20>;
Piyush Mehta1bff67e2022-08-23 15:03:31 +0200969 clock-names = "ref";
Michal Simekcb4380a2021-06-11 08:51:19 +0200970 snps,enable_guctl1_ipd_quirk;
971 snps,xhci-stream-quirk;
Michael Grzeschik06ba3c22022-10-23 23:56:49 +0200972 snps,resume-hs-terminations;
Manish Naranif7346ef2017-03-27 17:47:00 +0530973 /* dma-coherent; */
Michal Simeka84de482016-04-07 15:06:07 +0200974 };
Michal Simek44303df2015-10-30 15:39:18 +0100975 };
976
Michal Simeka30a3ec2022-12-09 13:56:41 +0100977 usb1: usb@ff9e0000 {
Michal Simeka84de482016-04-07 15:06:07 +0200978 #address-cells = <2>;
Michal Simekb976fd62016-02-11 07:19:06 +0100979 #size-cells = <2>;
Michal Simek44303df2015-10-30 15:39:18 +0100980 status = "disabled";
Michal Simeka84de482016-04-07 15:06:07 +0200981 compatible = "xlnx,zynqmp-dwc3";
Manish Naranif7346ef2017-03-27 17:47:00 +0530982 reg = <0x0 0xff9e0000 0x0 0x100>;
Michal Simeka84de482016-04-07 15:06:07 +0200983 clock-names = "bus_clk", "ref_clk";
Michal Simek332996c2019-10-14 15:56:31 +0200984 power-domains = <&zynqmp_firmware PD_USB_1>;
Michal Simekcb4380a2021-06-11 08:51:19 +0200985 resets = <&zynqmp_reset ZYNQMP_RESET_USB1_CORERESET>,
986 <&zynqmp_reset ZYNQMP_RESET_USB1_HIBERRESET>,
987 <&zynqmp_reset ZYNQMP_RESET_USB1_APB>;
988 reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
Michal Simeka84de482016-04-07 15:06:07 +0200989 ranges;
990
Manish Narani1d70cc72022-01-14 12:43:35 +0100991 dwc3_1: usb@fe300000 {
Michal Simeka84de482016-04-07 15:06:07 +0200992 compatible = "snps,dwc3";
993 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100994 reg = <0x0 0xfe300000 0x0 0x40000>;
Michal Simeka84de482016-04-07 15:06:07 +0200995 interrupt-parent = <&gic>;
Michal Simekcb4380a2021-06-11 08:51:19 +0200996 interrupt-names = "dwc_usb3", "otg", "hiber";
Michal Simek6b049192023-09-22 12:35:30 +0200997 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
998 <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
999 <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Anurag Kumar Vulisha8861dcf2017-06-20 16:25:16 +05301000 iommus = <&smmu 0x861>;
Anurag Kumar Vulisha397a08a2017-03-10 19:18:17 +05301001 snps,quirk-frame-length-adjustment = <0x20>;
Piyush Mehta1bff67e2022-08-23 15:03:31 +02001002 clock-names = "ref";
Michal Simekcb4380a2021-06-11 08:51:19 +02001003 snps,enable_guctl1_ipd_quirk;
1004 snps,xhci-stream-quirk;
Michael Grzeschik06ba3c22022-10-23 23:56:49 +02001005 snps,resume-hs-terminations;
Manish Naranif7346ef2017-03-27 17:47:00 +05301006 /* dma-coherent; */
Michal Simeka84de482016-04-07 15:06:07 +02001007 };
Michal Simek44303df2015-10-30 15:39:18 +01001008 };
1009
1010 watchdog0: watchdog@fd4d0000 {
1011 compatible = "cdns,wdt-r1p2";
1012 status = "disabled";
1013 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +02001014 interrupts = <GIC_SPI 113 IRQ_TYPE_EDGE_RISING>;
Michal Simekb976fd62016-02-11 07:19:06 +01001015 reg = <0x0 0xfd4d0000 0x0 0x1000>;
Mounika Grace Akula3c8ee332018-10-09 20:52:50 +05301016 timeout-sec = <60>;
1017 reset-on-timeout;
Michal Simek44303df2015-10-30 15:39:18 +01001018 };
1019
Michal Simek2038e462018-07-18 09:25:43 +02001020 lpd_watchdog: watchdog@ff150000 {
1021 compatible = "cdns,wdt-r1p2";
1022 status = "disabled";
1023 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +02001024 interrupts = <GIC_SPI 52 IRQ_TYPE_EDGE_RISING>;
Michal Simek2038e462018-07-18 09:25:43 +02001025 reg = <0x0 0xff150000 0x0 0x1000>;
1026 timeout-sec = <10>;
1027 };
1028
Michal Simek795ebc02017-11-02 12:04:43 +01001029 xilinx_ams: ams@ffa50000 {
1030 compatible = "xlnx,zynqmp-ams";
1031 status = "disabled";
1032 interrupt-parent = <&gic>;
Michal Simek6b049192023-09-22 12:35:30 +02001033 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek795ebc02017-11-02 12:04:43 +01001034 reg = <0x0 0xffa50000 0x0 0x800>;
Michal Simek8dfdb692022-12-09 13:56:39 +01001035 #address-cells = <1>;
1036 #size-cells = <1>;
Michal Simek795ebc02017-11-02 12:04:43 +01001037 #io-channel-cells = <1>;
Michal Simek8dfdb692022-12-09 13:56:39 +01001038 ranges = <0 0 0xffa50800 0x800>;
Michal Simek795ebc02017-11-02 12:04:43 +01001039
Michal Simek4c360f62023-07-10 14:37:42 +02001040 ams_ps: ams-ps@0 {
Michal Simek795ebc02017-11-02 12:04:43 +01001041 compatible = "xlnx,zynqmp-ams-ps";
1042 status = "disabled";
Michal Simek8dfdb692022-12-09 13:56:39 +01001043 reg = <0x0 0x400>;
Michal Simek795ebc02017-11-02 12:04:43 +01001044 };
1045
Michal Simek4c360f62023-07-10 14:37:42 +02001046 ams_pl: ams-pl@400 {
Michal Simek795ebc02017-11-02 12:04:43 +01001047 compatible = "xlnx,zynqmp-ams-pl";
1048 status = "disabled";
Michal Simek8dfdb692022-12-09 13:56:39 +01001049 reg = <0x400 0x400>;
1050 #address-cells = <1>;
1051 #size-cells = <0>;
Michal Simek795ebc02017-11-02 12:04:43 +01001052 };
1053 };
1054
Michal Simekce906542020-11-26 14:25:02 +01001055 zynqmp_dpdma: dma-controller@fd4c0000 {
1056 compatible = "xlnx,zynqmp-dpdma";
Michal Simek44303df2015-10-30 15:39:18 +01001057 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +01001058 reg = <0x0 0xfd4c0000 0x0 0x1000>;
Michal Simek6b049192023-09-22 12:35:30 +02001059 interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek44303df2015-10-30 15:39:18 +01001060 interrupt-parent = <&gic>;
1061 clock-names = "axi_clk";
Michal Simek332996c2019-10-14 15:56:31 +02001062 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simek44303df2015-10-30 15:39:18 +01001063 #dma-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +01001064 };
Michal Simek04437de2020-02-18 09:24:08 +01001065
Michal Simekce906542020-11-26 14:25:02 +01001066 zynqmp_dpsub: display@fd4a0000 {
Simon Glass8c103c32023-02-13 08:56:33 -07001067 bootph-all;
Michal Simek04437de2020-02-18 09:24:08 +01001068 compatible = "xlnx,zynqmp-dpsub-1.7";
1069 status = "disabled";
1070 reg = <0x0 0xfd4a0000 0x0 0x1000>,
1071 <0x0 0xfd4aa000 0x0 0x1000>,
1072 <0x0 0xfd4ab000 0x0 0x1000>,
1073 <0x0 0xfd4ac000 0x0 0x1000>;
1074 reg-names = "dp", "blend", "av_buf", "aud";
Michal Simek6b049192023-09-22 12:35:30 +02001075 interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
Michal Simek04437de2020-02-18 09:24:08 +01001076 interrupt-parent = <&gic>;
Michal Simek04437de2020-02-18 09:24:08 +01001077 clock-names = "dp_apb_clk", "dp_aud_clk",
1078 "dp_vtc_pixel_clk_in";
Michal Simek04437de2020-02-18 09:24:08 +01001079 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simekce906542020-11-26 14:25:02 +01001080 resets = <&zynqmp_reset ZYNQMP_RESET_DP>;
1081 dma-names = "vid0", "vid1", "vid2", "gfx0";
1082 dmas = <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO0>,
1083 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO1>,
1084 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO2>,
1085 <&zynqmp_dpdma ZYNQMP_DPDMA_GRAPHICS>;
Michal Simek04437de2020-02-18 09:24:08 +01001086 };
Michal Simek44303df2015-10-30 15:39:18 +01001087 };
1088};