blob: 19f2f194f6a2be8fee6a0ad8c109040d28be5d45 [file] [log] [blame]
wdenk138ff602004-12-16 15:52:40 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
wdenk138ff602004-12-16 15:52:40 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
wdenk151ab832005-02-24 22:44:16 +000032#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
33#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
34#define CONFIG_INKA4X0 1 /* INKA4x0 board */
wdenk138ff602004-12-16 15:52:40 +000035
wdenk151ab832005-02-24 22:44:16 +000036#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk138ff602004-12-16 15:52:40 +000037
wdenk151ab832005-02-24 22:44:16 +000038#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
39#define BOOTFLAG_WARM 0x02 /* Software reboot */
wdenk138ff602004-12-16 15:52:40 +000040
wdenk151ab832005-02-24 22:44:16 +000041#define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
42
wdenk138ff602004-12-16 15:52:40 +000043/*
44 * Serial console configuration
45 */
wdenk151ab832005-02-24 22:44:16 +000046#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
47#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
wdenk138ff602004-12-16 15:52:40 +000048#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
49
50/*
wdenk436be292005-01-31 22:09:11 +000051 * PCI Mapping:
52 * 0x40000000 - 0x4fffffff - PCI Memory
53 * 0x50000000 - 0x50ffffff - PCI IO Space
54 */
55#define CONFIG_PCI 1
56#define CONFIG_PCI_PNP 1
57#define CONFIG_PCI_SCAN_SHOW 1
58
59#define CONFIG_PCI_MEM_BUS 0x40000000
60#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
61#define CONFIG_PCI_MEM_SIZE 0x10000000
62
63#define CONFIG_PCI_IO_BUS 0x50000000
64#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
65#define CONFIG_PCI_IO_SIZE 0x01000000
66
67#define CFG_XLB_PIPELINING 1
68
69/* Partitions */
70#define CONFIG_MAC_PARTITION
71#define CONFIG_DOS_PARTITION
72#define CONFIG_ISO_PARTITION
73
wdenk138ff602004-12-16 15:52:40 +000074
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -050075/*
76 * Command line configuration.
77 */
78#include <config_cmd_default.h>
79
80#define CONFIG_CMD_DHCP
81#define CONFIG_CMD_EXT2
82#define CONFIG_CMD_FAT
83#define CONFIG_CMD_IDE
84#define CONFIG_CMD_NFS
85#define CONFIG_CMD_PCI
86#define CONFIG_CMD_SNTP
87#define CONFIG_CMD_USB
88
wdenk138ff602004-12-16 15:52:40 +000089
wdenkb05dcb52005-03-04 11:27:31 +000090#define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
91
wdenk138ff602004-12-16 15:52:40 +000092#if (TEXT_BASE == 0xFFE00000) /* Boot low */
93# define CFG_LOWBOOT 1
94#endif
95
96/*
97 * Autobooting
98 */
Wolfgang Denk84e106c2006-02-07 15:18:25 +010099#define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
wdenk138ff602004-12-16 15:52:40 +0000100
101#define CONFIG_PREBOOT "echo;" \
102 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
103 "echo"
104
105#undef CONFIG_BOOTARGS
106
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100107#define CONFIG_ETHADDR 00:a0:a4:03:00:00
108#define CONFIG_OVERWRITE_ETHADDR_ONCE
109
110#define CONFIG_IPADDR 192.168.100.2
111#define CONFIG_SERVERIP 192.168.100.1
112#define CONFIG_NETMASK 255.255.255.0
113#define HOSTNAME inka4x0
114#define CONFIG_BOOTFILE /tftpboot/inka4x0/uImage
115#define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
116
wdenk138ff602004-12-16 15:52:40 +0000117#define CONFIG_EXTRA_ENV_SETTINGS \
118 "netdev=eth0\0" \
119 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100120 "nfsroot=${serverip}:${rootpath}\0" \
wdenk138ff602004-12-16 15:52:40 +0000121 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100122 "addip=setenv bootargs ${bootargs} " \
123 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
124 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100125 "addcons=setenv bootargs ${bootargs} " \
126 "console=ttyS0,${baudrate}\0" \
127 "flash_nfs=run nfsargs addip addcons;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100128 "bootm ${kernel_addr}\0" \
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100129 "net_nfs=tftp 200000 ${bootfile};" \
130 "run nfsargs addip addcons;bootm\0" \
131 "enable_disp=mw.l 100000 04000000 1;" \
132 "cp.l 100000 f0000b20 1;" \
133 "cp.l 100000 f0000b28 1\0" \
134 "ideargs=setenv bootargs root=/dev/hda1 rw\0" \
135 "ide_boot=ext2load ide 0:1 200000 uImage;" \
136 "run ideargs addip addcons enable_disp;bootm" \
137 "brightness=255\0" \
wdenk138ff602004-12-16 15:52:40 +0000138 ""
139
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100140#define CONFIG_BOOTCOMMAND "run ide_boot"
wdenk138ff602004-12-16 15:52:40 +0000141
142/*
143 * IPB Bus clocking configuration.
144 */
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200145#define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk138ff602004-12-16 15:52:40 +0000146
147/*
148 * Flash configuration
149 */
150#define CFG_FLASH_BASE 0xFFE00000
151
152#define CFG_FLASH_SIZE 0x00200000 /* 2 MByte */
153#define CFG_MAX_FLASH_SECT 35 /* max num of sects on one chip */
154
155#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x4000) /* second sector */
156#define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
157 (= chip selects) */
158#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
159#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
160
161/*
162 * Environment settings
163 */
164#define CFG_ENV_IS_IN_FLASH 1
165#define CFG_ENV_SIZE 0x2000
166#define CFG_ENV_SECT_SIZE 0x2000
167#define CONFIG_ENV_OVERWRITE 1
168
169/*
170 * Memory map
171 */
172#define CFG_MBAR 0xF0000000
173#define CFG_SDRAM_BASE 0x00000000
174#define CFG_DEFAULT_MBAR 0x80000000
175
176#define CONFIG_MPC5200_DDR
177
178/* Use ON-Chip SRAM until RAM will be available */
179#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
180#ifdef CONFIG_POST
181/* preserve space for the post_word at end of on-chip SRAM */
182#define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
183#else
184#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
185#endif
186
187
188#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
189#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
190#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
191
192#define CFG_MONITOR_BASE TEXT_BASE
193#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
194# define CFG_RAMBOOT 1
195#endif
196
197#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
198#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
199#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
200
201/*
202 * Ethernet configuration
203 */
204#define CONFIG_MPC5xxx_FEC 1
205/*
206 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
207 */
208/* #define CONFIG_FEC_10MBIT 1 */
209#define CONFIG_PHY_ADDR 0x00
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100210#define CONFIG_MII
wdenk138ff602004-12-16 15:52:40 +0000211
212/*
213 * GPIO configuration
214 *
wdenk9f709b62005-04-22 15:09:09 +0000215 * use CS1 as gpio_wkup_6 output
216 * Bit 0 (mask: 0x80000000): 0
wdenk138ff602004-12-16 15:52:40 +0000217 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
218 * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
219 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
220 * EEPROM
221 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
222 * use PSC6_1 and PSC6_3 as GPIO: Bits 9:11 (mask: 0x07000000):
223 * 011 -> PSC6 could not be used as UART or CODEC. IrDA still possible.
wdenk138ff602004-12-16 15:52:40 +0000224 */
wdenk9f709b62005-04-22 15:09:09 +0000225#define CFG_GPS_PORT_CONFIG 0x01001004
wdenk138ff602004-12-16 15:52:40 +0000226
227/*
228 * RTC configuration
229 */
230#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
231
232/*
233 * Miscellaneous configurable options
234 */
235#define CFG_LONGHELP /* undef to save memory */
236#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -0500237#if defined(CONFIG_CMD_KGDB)
wdenk138ff602004-12-16 15:52:40 +0000238#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
239#else
240#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
241#endif
242#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
243#define CFG_MAXARGS 16 /* max number of command args */
244#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
245
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -0500246#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
247#if defined(CONFIG_CMD_KGDB)
248# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
249#endif
250
wdenk138ff602004-12-16 15:52:40 +0000251/* Enable an alternate, more extensive memory test */
252#define CFG_ALT_MEMTEST
253
254#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
255#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
256
257#define CFG_LOAD_ADDR 0x100000 /* default load address */
258
259#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
260
261/*
262 * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
263 * which is normally part of the default commands (CFV_CMD_DFL)
264 */
265#define CONFIG_LOOPW
266
267/*
268 * Various low-level settings
269 */
270#if defined(CONFIG_MPC5200)
271#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
272#define CFG_HID0_FINAL HID0_ICE
273#else
274#define CFG_HID0_INIT 0
275#define CFG_HID0_FINAL 0
276#endif
277
278#define CFG_BOOTCS_START CFG_FLASH_BASE
279#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
280#define CFG_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
281#define CFG_CS0_START CFG_FLASH_BASE
282#define CFG_CS0_SIZE CFG_FLASH_SIZE
283
wdenke58cf2a2005-02-27 23:46:58 +0000284/* 32Mbit SRAM @0x30000000 */
285#define CFG_CS1_START 0x30000000
286#define CFG_CS1_SIZE 0x00400000
287#define CFG_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
288
289/* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
290#define CFG_CS2_START 0x80000000
291#define CFG_CS2_SIZE 0x0001000
292#define CFG_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
293
wdenkf4733a02005-03-06 01:21:30 +0000294/* GPIO in @0x30400000 */
295#define CFG_CS3_START 0x30400000
296#define CFG_CS3_SIZE 0x00100000
297#define CFG_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
298
wdenk138ff602004-12-16 15:52:40 +0000299#define CFG_CS_BURST 0x00000000
300#define CFG_CS_DEADCYCLE 0x33333333
301
wdenk436be292005-01-31 22:09:11 +0000302/*-----------------------------------------------------------------------
303 * USB stuff
304 *-----------------------------------------------------------------------
305 */
306#define CONFIG_USB_OHCI
wdenk151ab832005-02-24 22:44:16 +0000307#define CONFIG_USB_CLOCK 0x00015555
308#define CONFIG_USB_CONFIG 0x00001000
wdenk1968e612005-02-24 23:23:29 +0000309#define CONFIG_USB_STORAGE
wdenk436be292005-01-31 22:09:11 +0000310
wdenkb05dcb52005-03-04 11:27:31 +0000311/*-----------------------------------------------------------------------
312 * IDE/ATA stuff Supports IDE harddisk
313 *-----------------------------------------------------------------------
314 */
315
316#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
317
318#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
319#undef CONFIG_IDE_LED /* LED for ide not supported */
320
321#define CONFIG_IDE_RESET /* reset for ide supported */
322#define CONFIG_IDE_PREINIT
323
324#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
325#define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
326
327#define CFG_ATA_IDE0_OFFSET 0x0000
wdenkb05dcb52005-03-04 11:27:31 +0000328#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
Wolfgang Denk1806c752005-09-21 10:07:56 +0200329#define CFG_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
330#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET) /* Offset for normal register accesses */
331#define CFG_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
332#define CFG_ATA_STRIDE 4 /* Interval between registers */
wdenkb05dcb52005-03-04 11:27:31 +0000333
334#define CONFIG_ATAPI 1
Wolfgang Denk1806c752005-09-21 10:07:56 +0200335
336#define CFG_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
wdenkb05dcb52005-03-04 11:27:31 +0000337
wdenk138ff602004-12-16 15:52:40 +0000338#endif /* __CONFIG_H */