blob: 13567e48af6404c4c0e6a96f6006065167dccae0 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06002 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00003 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
wdenk42d1f032003-10-15 23:53:47 +00007 */
8
wdenk0ac6f8b2004-07-09 23:27:13 +00009/*
10 * mpc8560ads board configuration file
11 *
12 * Please refer to doc/README.mpc85xx for more info.
13 *
14 * Make sure you change the MAC address and other network params first,
Joe Hershberger92ac5202015-05-04 14:55:14 -050015 * search for CONFIG_SERVERIP, etc. in this file.
wdenk42d1f032003-10-15 23:53:47 +000016 */
17
18#ifndef __CONFIG_H
19#define __CONFIG_H
20
21/* High Level Configuration Options */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050022#define CONFIG_CPM2 1 /* has CPM2 */
wdenk42d1f032003-10-15 23:53:47 +000023
Wolfgang Denk2ae18242010-10-06 09:05:45 +020024/*
25 * default CCARBAR is at 0xff700000
26 * assume U-Boot is less than 0.5MB
27 */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020028
Gabor Juhos842033e2013-05-30 07:06:12 +000029#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala0151cba2008-10-21 11:33:58 -050030#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Andy Flemingccc091a2007-05-08 17:27:43 -050031#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
wdenk42d1f032003-10-15 23:53:47 +000032#define CONFIG_ENV_OVERWRITE
Peter Tyser004eca02009-09-16 22:03:08 -050033#define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
wdenk42d1f032003-10-15 23:53:47 +000034
wdenk0ac6f8b2004-07-09 23:27:13 +000035/*
36 * sysclk for MPC85xx
37 *
38 * Two valid values are:
39 * 33000000
40 * 66000000
41 *
42 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk9aea9532004-08-01 23:02:45 +000043 * is likely the desired value here, so that is now the default.
44 * The board, however, can run at 66MHz. In any event, this value
45 * must match the settings of some switches. Details can be found
46 * in the README.mpc85xxads.
wdenk0ac6f8b2004-07-09 23:27:13 +000047 */
48
wdenk9aea9532004-08-01 23:02:45 +000049#ifndef CONFIG_SYS_CLK_FREQ
50#define CONFIG_SYS_CLK_FREQ 33000000
wdenk42d1f032003-10-15 23:53:47 +000051#endif
52
wdenk0ac6f8b2004-07-09 23:27:13 +000053/*
54 * These can be toggled for performance analysis, otherwise use default.
55 */
56#define CONFIG_L2_CACHE /* toggle L2 cache */
57#define CONFIG_BTB /* toggle branch predition */
wdenk42d1f032003-10-15 23:53:47 +000058
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
wdenk42d1f032003-10-15 23:53:47 +000060
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
62#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenk42d1f032003-10-15 23:53:47 +000063
Timur Tabie46fedf2011-08-04 18:03:41 -050064#define CONFIG_SYS_CCSRBAR 0xe0000000
65#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk42d1f032003-10-15 23:53:47 +000066
Jon Loeliger8b625112008-03-18 11:12:44 -050067/* DDR Setup */
Jon Loeliger8b625112008-03-18 11:12:44 -050068#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
69#define CONFIG_DDR_SPD
70#undef CONFIG_FSL_DDR_INTERACTIVE
wdenk9aea9532004-08-01 23:02:45 +000071
Jon Loeliger8b625112008-03-18 11:12:44 -050072#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
73
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
75#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk9aea9532004-08-01 23:02:45 +000076
Jon Loeliger8b625112008-03-18 11:12:44 -050077#define CONFIG_DIMM_SLOTS_PER_CTLR 1
78#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk9aea9532004-08-01 23:02:45 +000079
Jon Loeliger8b625112008-03-18 11:12:44 -050080/* I2C addresses of SPD EEPROMs */
81#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk9aea9532004-08-01 23:02:45 +000082
Jon Loeliger8b625112008-03-18 11:12:44 -050083/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
85#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
86#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
87#define CONFIG_SYS_DDR_TIMING_1 0x37344321
88#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
89#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
90#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
91#define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
wdenk42d1f032003-10-15 23:53:47 +000092
wdenk0ac6f8b2004-07-09 23:27:13 +000093/*
94 * SDRAM on the Local Bus
95 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
97#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk42d1f032003-10-15 23:53:47 +000098
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
100#define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
wdenk42d1f032003-10-15 23:53:47 +0000101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
103#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
104#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
105#undef CONFIG_SYS_FLASH_CHECKSUM
106#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
107#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk42d1f032003-10-15 23:53:47 +0000108
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200109#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk0ac6f8b2004-07-09 23:27:13 +0000110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
112#define CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000113#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#undef CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000115#endif
116
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200117#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_FLASH_CFI
119#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk0ac6f8b2004-07-09 23:27:13 +0000120
121#undef CONFIG_CLOCKS_IN_MHZ
wdenk42d1f032003-10-15 23:53:47 +0000122
wdenk0ac6f8b2004-07-09 23:27:13 +0000123/*
124 * Local Bus Definitions
125 */
126
127/*
128 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk0ac6f8b2004-07-09 23:27:13 +0000130 *
131 * For BR2, need:
132 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
133 * port-size = 32-bits = BR2[19:20] = 11
134 * no parity checking = BR2[21:22] = 00
135 * SDRAM for MSEL = BR2[24:26] = 011
136 * Valid = BR[31] = 1
137 *
138 * 0 4 8 12 16 20 24 28
139 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
140 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk0ac6f8b2004-07-09 23:27:13 +0000142 * FIXME: the top 17 bits of BR2.
143 */
144
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk0ac6f8b2004-07-09 23:27:13 +0000146
147/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk0ac6f8b2004-07-09 23:27:13 +0000149 *
150 * For OR2, need:
151 * 64MB mask for AM, OR2[0:7] = 1111 1100
152 * XAM, OR2[17:18] = 11
153 * 9 columns OR2[19-21] = 010
154 * 13 rows OR2[23-25] = 100
155 * EAD set for extra time OR[31] = 1
156 *
157 * 0 4 8 12 16 20 24 28
158 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
159 */
160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk0ac6f8b2004-07-09 23:27:13 +0000162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
164#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
165#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
166#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
wdenk0ac6f8b2004-07-09 23:27:13 +0000167
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500168#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
169 | LSDMR_RFCR5 \
170 | LSDMR_PRETOACT3 \
171 | LSDMR_ACTTORW3 \
172 | LSDMR_BL8 \
173 | LSDMR_WRC2 \
174 | LSDMR_CL3 \
175 | LSDMR_RFEN \
wdenk0ac6f8b2004-07-09 23:27:13 +0000176 )
177
178/*
179 * SDRAM Controller configuration sequence.
180 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500181#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
182#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
183#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
184#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
185#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000186
wdenk9aea9532004-08-01 23:02:45 +0000187/*
188 * 32KB, 8-bit wide for ADS config reg
189 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_BR4_PRELIM 0xf8000801
191#define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
192#define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
wdenk42d1f032003-10-15 23:53:47 +0000193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_INIT_RAM_LOCK 1
195#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200196#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk42d1f032003-10-15 23:53:47 +0000197
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200198#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk42d1f032003-10-15 23:53:47 +0000200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
202#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk42d1f032003-10-15 23:53:47 +0000203
204/* Serial Port */
wdenk0ac6f8b2004-07-09 23:27:13 +0000205#define CONFIG_CONS_ON_SCC /* define if console on SCC */
206#undef CONFIG_CONS_NONE /* define if console on something else */
wdenk42d1f032003-10-15 23:53:47 +0000207
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk42d1f032003-10-15 23:53:47 +0000209 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
210
Jon Loeliger20476722006-10-20 15:50:15 -0500211/*
212 * I2C
213 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200214#define CONFIG_SYS_I2C
215#define CONFIG_SYS_I2C_FSL
216#define CONFIG_SYS_FSL_I2C_SPEED 400000
217#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
218#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
219#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk42d1f032003-10-15 23:53:47 +0000220
wdenk0ac6f8b2004-07-09 23:27:13 +0000221/* RapidIO MMU */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600222#define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
Kumar Gala10795f42008-12-02 16:08:36 -0600223#define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600224#define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
wdenk42d1f032003-10-15 23:53:47 +0000226
wdenk0ac6f8b2004-07-09 23:27:13 +0000227/*
228 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300229 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk0ac6f8b2004-07-09 23:27:13 +0000230 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600231#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600232#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600233#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600235#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600236#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
238#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000239
240#if defined(CONFIG_PCI)
wdenk0ac6f8b2004-07-09 23:27:13 +0000241#undef CONFIG_EEPRO100
wdenk42d1f032003-10-15 23:53:47 +0000242#undef CONFIG_TULIP
wdenk0ac6f8b2004-07-09 23:27:13 +0000243
244#if !defined(CONFIG_PCI_PNP)
245 #define PCI_ENET0_IOADDR 0xe0000000
246 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200247 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk42d1f032003-10-15 23:53:47 +0000248#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000249
250#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk0ac6f8b2004-07-09 23:27:13 +0000252
253#endif /* CONFIG_PCI */
254
Andy Flemingccc091a2007-05-08 17:27:43 -0500255#ifdef CONFIG_TSEC_ENET
wdenk0ac6f8b2004-07-09 23:27:13 +0000256
Andy Flemingccc091a2007-05-08 17:27:43 -0500257#ifndef CONFIG_MII
wdenk0ac6f8b2004-07-09 23:27:13 +0000258#define CONFIG_MII 1 /* MII PHY management */
Andy Flemingccc091a2007-05-08 17:27:43 -0500259#endif
Kim Phillips255a35772007-05-16 16:52:19 -0500260#define CONFIG_TSEC1 1
261#define CONFIG_TSEC1_NAME "TSEC0"
262#define CONFIG_TSEC2 1
263#define CONFIG_TSEC2_NAME "TSEC1"
wdenk0ac6f8b2004-07-09 23:27:13 +0000264#define TSEC1_PHY_ADDR 0
265#define TSEC2_PHY_ADDR 1
266#define TSEC1_PHYIDX 0
267#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500268#define TSEC1_FLAGS TSEC_GIGABIT
269#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500270
271/* Options are: TSEC[0-1] */
272#define CONFIG_ETHPRIME "TSEC0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000273
Andy Flemingccc091a2007-05-08 17:27:43 -0500274#endif /* CONFIG_TSEC_ENET */
wdenk0ac6f8b2004-07-09 23:27:13 +0000275
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200276#ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */
Andy Flemingccc091a2007-05-08 17:27:43 -0500277
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200278#undef CONFIG_ETHER_NONE /* define if ether on something else */
wdenk0ac6f8b2004-07-09 23:27:13 +0000279#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
280
281#if (CONFIG_ETHER_INDEX == 2)
wdenk42d1f032003-10-15 23:53:47 +0000282 /*
283 * - Rx-CLK is CLK13
284 * - Tx-CLK is CLK14
285 * - Select bus for bd/buffers
286 * - Full duplex
287 */
Mike Frysingerd4590da2011-10-17 05:38:58 +0000288 #define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
289 #define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290 #define CONFIG_SYS_CPMFCR_RAMTYPE 0
291 #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
wdenk42d1f032003-10-15 23:53:47 +0000292 #define FETH2_RST 0x01
wdenk0ac6f8b2004-07-09 23:27:13 +0000293#elif (CONFIG_ETHER_INDEX == 3)
wdenk42d1f032003-10-15 23:53:47 +0000294 /* need more definitions here for FE3 */
295 #define FETH3_RST 0x80
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200296#endif /* CONFIG_ETHER_INDEX */
wdenk0ac6f8b2004-07-09 23:27:13 +0000297
Andy Flemingccc091a2007-05-08 17:27:43 -0500298#ifndef CONFIG_MII
299#define CONFIG_MII 1 /* MII PHY management */
300#endif
301
wdenk0ac6f8b2004-07-09 23:27:13 +0000302#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
303
wdenk42d1f032003-10-15 23:53:47 +0000304/*
305 * GPIO pins used for bit-banged MII communications
306 */
307#define MDIO_PORT 2 /* Port C */
Luigi 'Comio' Mantellinibe225442009-10-10 12:42:22 +0200308#define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \
309 (immap_t *) CONFIG_SYS_IMMR, MDIO_PORT )
310#define MDC_DECLARE MDIO_DECLARE
311
wdenk42d1f032003-10-15 23:53:47 +0000312#define MDIO_ACTIVE (iop->pdir |= 0x00400000)
313#define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
314#define MDIO_READ ((iop->pdat & 0x00400000) != 0)
315
316#define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
317 else iop->pdat &= ~0x00400000
318
319#define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
320 else iop->pdat &= ~0x00200000
321
322#define MIIDELAY udelay(1)
wdenk0ac6f8b2004-07-09 23:27:13 +0000323
wdenk42d1f032003-10-15 23:53:47 +0000324#endif
325
wdenk0ac6f8b2004-07-09 23:27:13 +0000326/*
327 * Environment
328 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200331 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
332 #define CONFIG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000333#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200335 #define CONFIG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000336#endif
337
wdenk0ac6f8b2004-07-09 23:27:13 +0000338#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk42d1f032003-10-15 23:53:47 +0000340
Jon Loeliger2835e512007-06-13 13:22:08 -0500341/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500342 * BOOTP options
343 */
344#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500345
wdenk0ac6f8b2004-07-09 23:27:13 +0000346#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk42d1f032003-10-15 23:53:47 +0000347
348/*
349 * Miscellaneous configurable options
350 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
wdenk0ac6f8b2004-07-09 23:27:13 +0000352
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk42d1f032003-10-15 23:53:47 +0000354
355/*
356 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500357 * have to be in the first 64 MB of memory, since this is
wdenk42d1f032003-10-15 23:53:47 +0000358 * the maximum mapped by the Linux kernel during initialization.
359 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500360#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
361#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk42d1f032003-10-15 23:53:47 +0000362
Jon Loeliger2835e512007-06-13 13:22:08 -0500363#if defined(CONFIG_CMD_KGDB)
wdenk42d1f032003-10-15 23:53:47 +0000364#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk42d1f032003-10-15 23:53:47 +0000365#endif
366
wdenk9aea9532004-08-01 23:02:45 +0000367/*
368 * Environment Configuration
369 */
wdenk42d1f032003-10-15 23:53:47 +0000370#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
Andy Fleming10327dc2007-08-16 16:35:02 -0500371#define CONFIG_HAS_ETH0
wdenke2ffd592004-12-31 09:32:47 +0000372#define CONFIG_HAS_ETH1
wdenke2ffd592004-12-31 09:32:47 +0000373#define CONFIG_HAS_ETH2
Kumar Gala5ce71582007-11-28 22:40:31 -0600374#define CONFIG_HAS_ETH3
wdenk42d1f032003-10-15 23:53:47 +0000375#endif
376
wdenk0ac6f8b2004-07-09 23:27:13 +0000377#define CONFIG_IPADDR 192.168.1.253
378
Mario Six5bc05432018-03-28 14:38:20 +0200379#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000380#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000381#define CONFIG_BOOTFILE "your.uImage"
wdenk0ac6f8b2004-07-09 23:27:13 +0000382
383#define CONFIG_SERVERIP 192.168.1.1
384#define CONFIG_GATEWAYIP 192.168.1.1
385#define CONFIG_NETMASK 255.255.255.0
386
387#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
388
wdenk9aea9532004-08-01 23:02:45 +0000389#define CONFIG_EXTRA_ENV_SETTINGS \
Andy Fleming6b44a442008-07-14 20:04:40 -0500390 "netdev=eth0\0" \
391 "consoledev=ttyCPM\0" \
392 "ramdiskaddr=1000000\0" \
393 "ramdiskfile=your.ramdisk.u-boot\0" \
394 "fdtaddr=400000\0" \
395 "fdtfile=mpc8560ads.dtb\0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000396
wdenk9aea9532004-08-01 23:02:45 +0000397#define CONFIG_NFSBOOTCOMMAND \
Andy Fleming6b44a442008-07-14 20:04:40 -0500398 "setenv bootargs root=/dev/nfs rw " \
399 "nfsroot=$serverip:$rootpath " \
400 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
401 "console=$consoledev,$baudrate $othbootargs;" \
402 "tftp $loadaddr $bootfile;" \
403 "tftp $fdtaddr $fdtfile;" \
404 "bootm $loadaddr - $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000405
406#define CONFIG_RAMBOOTCOMMAND \
Andy Fleming6b44a442008-07-14 20:04:40 -0500407 "setenv bootargs root=/dev/ram rw " \
408 "console=$consoledev,$baudrate $othbootargs;" \
409 "tftp $ramdiskaddr $ramdiskfile;" \
410 "tftp $loadaddr $bootfile;" \
411 "tftp $fdtaddr $fdtfile;" \
412 "bootm $loadaddr $ramdiskaddr $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000413
414#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
wdenk42d1f032003-10-15 23:53:47 +0000415
416#endif /* __CONFIG_H */