blob: cf98adcb95b538949b775eaa824ca609dc1617cb [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Wolfgang Denk875c7892005-09-25 16:44:21 +02002/*
3 * (C) Copyright 2002
4 * Rich Ireland, Enterasys Networks, rireland@enterasys.com.
Wolfgang Denk875c7892005-09-25 16:44:21 +02005 */
6
7#ifndef _SPARTAN3_H_
8#define _SPARTAN3_H_
9
10#include <xilinx.h>
11
Wolfgang Denk875c7892005-09-25 16:44:21 +020012/* Slave Parallel Implementation function table */
13typedef struct {
Michal Simek2df9d5c2014-03-13 12:58:20 +010014 xilinx_pre_fn pre;
15 xilinx_pgm_fn pgm;
16 xilinx_init_fn init;
17 xilinx_err_fn err;
18 xilinx_done_fn done;
19 xilinx_clk_fn clk;
20 xilinx_cs_fn cs;
21 xilinx_wr_fn wr;
22 xilinx_rdata_fn rdata;
23 xilinx_wdata_fn wdata;
24 xilinx_busy_fn busy;
25 xilinx_abort_fn abort;
26 xilinx_post_fn post;
Michal Simek2a6e3862014-03-13 11:28:42 +010027} xilinx_spartan3_slave_parallel_fns;
Wolfgang Denk875c7892005-09-25 16:44:21 +020028
29/* Slave Serial Implementation function table */
30typedef struct {
Michal Simek2df9d5c2014-03-13 12:58:20 +010031 xilinx_pre_fn pre;
32 xilinx_pgm_fn pgm;
33 xilinx_clk_fn clk;
34 xilinx_init_fn init;
35 xilinx_done_fn done;
36 xilinx_wr_fn wr;
37 xilinx_post_fn post;
38 xilinx_bwr_fn bwr; /* block write function */
39 xilinx_abort_fn abort;
Michal Simek2a6e3862014-03-13 11:28:42 +010040} xilinx_spartan3_slave_serial_fns;
Wolfgang Denk875c7892005-09-25 16:44:21 +020041
Michal Simeka99a06c2014-07-16 10:46:35 +020042#if defined(CONFIG_FPGA_SPARTAN3)
Michal Simek14cfc4f2014-03-13 13:07:57 +010043extern struct xilinx_fpga_op spartan3_op;
Michal Simeka99a06c2014-07-16 10:46:35 +020044# define FPGA_SPARTAN3_OPS &spartan3_op
45#else
46# define FPGA_SPARTAN3_OPS NULL
47#endif
Michal Simek14cfc4f2014-03-13 13:07:57 +010048
Wolfgang Denk875c7892005-09-25 16:44:21 +020049/* Device Image Sizes
50 *********************************************************************/
51/* Spartan-III (1.2V) */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020052#define XILINX_XC3S50_SIZE 439264/8
53#define XILINX_XC3S200_SIZE 1047616/8
54#define XILINX_XC3S400_SIZE 1699136/8
55#define XILINX_XC3S1000_SIZE 3223488/8
56#define XILINX_XC3S1500_SIZE 5214784/8
57#define XILINX_XC3S2000_SIZE 7673024/8
58#define XILINX_XC3S4000_SIZE 11316864/8
59#define XILINX_XC3S5000_SIZE 13271936/8
Wolfgang Denk875c7892005-09-25 16:44:21 +020060
Bruce Adler923efd22007-08-10 14:54:47 -070061/* Spartan-3E (v3.4) */
62#define XILINX_XC3S100E_SIZE 581344/8
63#define XILINX_XC3S250E_SIZE 1353728/8
64#define XILINX_XC3S500E_SIZE 2270208/8
65#define XILINX_XC3S1200E_SIZE 3841184/8
66#define XILINX_XC3S1600E_SIZE 5969696/8
67
Stefano Babic28cdc1c2011-12-28 06:47:00 +000068/*
69 * Spartan-6 : the Spartan-6 family can be programmed
70 * exactly as the Spartan-3
71 */
72#define XILINK_XC6SLX4_SIZE (3713568/8)
73
Wolfgang Denk875c7892005-09-25 16:44:21 +020074/* Descriptor Macros
75 *********************************************************************/
Matthias Fuchs3bff4ff2007-12-27 17:12:56 +010076/* Spartan-III devices */
Wolfgang Denk875c7892005-09-25 16:44:21 +020077#define XILINX_XC3S50_DESC(iface, fn_table, cookie) \
Michal Simeka99a06c2014-07-16 10:46:35 +020078{ xilinx_spartan3, iface, XILINX_XC3S50_SIZE, fn_table, cookie, \
79 FPGA_SPARTAN3_OPS }
Wolfgang Denk875c7892005-09-25 16:44:21 +020080
81#define XILINX_XC3S200_DESC(iface, fn_table, cookie) \
Michal Simeka99a06c2014-07-16 10:46:35 +020082{ xilinx_spartan3, iface, XILINX_XC3S200_SIZE, fn_table, cookie, \
83 FPGA_SPARTAN3_OPS }
Wolfgang Denk875c7892005-09-25 16:44:21 +020084
85#define XILINX_XC3S400_DESC(iface, fn_table, cookie) \
Michal Simeka99a06c2014-07-16 10:46:35 +020086{ xilinx_spartan3, iface, XILINX_XC3S400_SIZE, fn_table, cookie, \
87 FPGA_SPARTAN3_OPS }
Wolfgang Denk875c7892005-09-25 16:44:21 +020088
89#define XILINX_XC3S1000_DESC(iface, fn_table, cookie) \
Michal Simeka99a06c2014-07-16 10:46:35 +020090{ xilinx_spartan3, iface, XILINX_XC3S1000_SIZE, fn_table, cookie, \
91 FPGA_SPARTAN3_OPS }
Wolfgang Denk875c7892005-09-25 16:44:21 +020092
93#define XILINX_XC3S1500_DESC(iface, fn_table, cookie) \
Michal Simeka99a06c2014-07-16 10:46:35 +020094{ xilinx_spartan3, iface, XILINX_XC3S1500_SIZE, fn_table, cookie, \
95 FPGA_SPARTAN3_OPS }
Wolfgang Denk875c7892005-09-25 16:44:21 +020096
97#define XILINX_XC3S2000_DESC(iface, fn_table, cookie) \
Michal Simeka99a06c2014-07-16 10:46:35 +020098{ xilinx_spartan3, iface, XILINX_XC3S2000_SIZE, fn_table, cookie, \
99 FPGA_SPARTAN3_OPS }
Wolfgang Denk875c7892005-09-25 16:44:21 +0200100
101#define XILINX_XC3S4000_DESC(iface, fn_table, cookie) \
Michal Simeka99a06c2014-07-16 10:46:35 +0200102{ xilinx_spartan3, iface, XILINX_XC3S4000_SIZE, fn_table, cookie, \
103 FPGA_SPARTAN3_OPS }
Wolfgang Denk875c7892005-09-25 16:44:21 +0200104
105#define XILINX_XC3S5000_DESC(iface, fn_table, cookie) \
Michal Simeka99a06c2014-07-16 10:46:35 +0200106{ xilinx_spartan3, iface, XILINX_XC3S5000_SIZE, fn_table, cookie, \
107 FPGA_SPARTAN3_OPS }
Wolfgang Denk875c7892005-09-25 16:44:21 +0200108
Bruce Adler923efd22007-08-10 14:54:47 -0700109/* Spartan-3E devices */
110#define XILINX_XC3S100E_DESC(iface, fn_table, cookie) \
Michal Simeka99a06c2014-07-16 10:46:35 +0200111{ xilinx_spartan3, iface, XILINX_XC3S100E_SIZE, fn_table, cookie, \
112 FPGA_SPARTAN3_OPS }
Bruce Adler923efd22007-08-10 14:54:47 -0700113
114#define XILINX_XC3S250E_DESC(iface, fn_table, cookie) \
Michal Simeka99a06c2014-07-16 10:46:35 +0200115{ xilinx_spartan3, iface, XILINX_XC3S250E_SIZE, fn_table, cookie, \
116 FPGA_SPARTAN3_OPS }
Bruce Adler923efd22007-08-10 14:54:47 -0700117
118#define XILINX_XC3S500E_DESC(iface, fn_table, cookie) \
Michal Simeka99a06c2014-07-16 10:46:35 +0200119{ xilinx_spartan3, iface, XILINX_XC3S500E_SIZE, fn_table, cookie, \
120 FPGA_SPARTAN3_OPS }
Bruce Adler923efd22007-08-10 14:54:47 -0700121
122#define XILINX_XC3S1200E_DESC(iface, fn_table, cookie) \
Michal Simek14cfc4f2014-03-13 13:07:57 +0100123{ xilinx_spartan3, iface, XILINX_XC3S1200E_SIZE, fn_table, cookie, \
Michal Simeka99a06c2014-07-16 10:46:35 +0200124 FPGA_SPARTAN3_OPS }
Bruce Adler923efd22007-08-10 14:54:47 -0700125
126#define XILINX_XC3S1600E_DESC(iface, fn_table, cookie) \
Michal Simek14cfc4f2014-03-13 13:07:57 +0100127{ xilinx_spartan3, iface, XILINX_XC3S1600E_SIZE, fn_table, cookie, \
Michal Simeka99a06c2014-07-16 10:46:35 +0200128 FPGA_SPARTAN3_OPS }
Bruce Adler923efd22007-08-10 14:54:47 -0700129
Stefano Babic28cdc1c2011-12-28 06:47:00 +0000130#define XILINX_XC6SLX4_DESC(iface, fn_table, cookie) \
Michal Simeka99a06c2014-07-16 10:46:35 +0200131{ xilinx_spartan3, iface, XILINK_XC6SLX4_SIZE, fn_table, cookie, \
132 FPGA_SPARTAN3_OPS }
Stefano Babic28cdc1c2011-12-28 06:47:00 +0000133
Wolfgang Denk875c7892005-09-25 16:44:21 +0200134#endif /* _SPARTAN3_H_ */