blob: 87fbe36640bd1d3c89d4396e3108e92737377dcb [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +02002/*
3 * Copyright (C) Freescale Semiconductor, Inc. 2006.
4 *
5 * (C) Copyright 2010
6 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
Heiko Schocher4e43b2e2010-07-07 12:26:34 +02007 */
8/*
9 * ve8313 board configuration file
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 */
18#define CONFIG_E300 1
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020019
Gabor Juhos842033e2013-05-30 07:06:12 +000020#define CONFIG_PCI_INDIRECT_BRIDGE 1
Kumar Galaa2243b82010-08-19 01:48:14 -050021#define CONFIG_FSL_ELBC 1
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020022
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020023/*
24 * On-board devices
25 *
26 */
27#define CONFIG_83XX_CLKIN 32000000 /* in Hz */
28
29#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
30
31#define CONFIG_SYS_IMMR 0xE0000000
32
33#define CONFIG_SYS_MEMTEST_START 0x00001000
34#define CONFIG_SYS_MEMTEST_END 0x07000000
35
36#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth */
37#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count */
38
39/*
40 * Device configurations
41 */
42
43/*
44 * DDR Setup
45 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050046#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020047#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
48#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
49
50/*
51 * Manually set up DDR parameters, as this board does not
52 * have the SPD connected to I2C.
53 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050054#define CONFIG_SYS_DDR_SIZE 128 /* MB */
Joe Hershberger2e651b22011-10-11 23:57:31 -050055#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020056 | CSCONFIG_AP \
Joe Hershberger2fef4022011-10-11 23:57:29 -050057 | CSCONFIG_ODT_RD_NEVER \
58 | CSCONFIG_ODT_WR_ALL \
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050059 | CSCONFIG_ROW_BIT_13 \
60 | CSCONFIG_COL_BIT_10)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020061 /* 0x80840102 */
62
63#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050064#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
65 | (0 << TIMING_CFG0_WRT_SHIFT) \
66 | (3 << TIMING_CFG0_RRT_SHIFT) \
67 | (2 << TIMING_CFG0_WWT_SHIFT) \
68 | (7 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
69 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
70 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
71 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020072 /* 0x0e720802 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050073#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
74 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
75 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
76 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
77 | (6 << TIMING_CFG1_REFREC_SHIFT) \
78 | (2 << TIMING_CFG1_WRREC_SHIFT) \
79 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
80 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020081 /* 0x26256222 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050082#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
83 | (5 << TIMING_CFG2_CPO_SHIFT) \
84 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
85 | (1 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
86 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
87 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
88 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020089 /* 0x029028c7 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050090#define CONFIG_SYS_DDR_INTERVAL ((0x320 << SDRAM_INTERVAL_REFINT_SHIFT) \
91 | (0x2000 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020092 /* 0x03202000 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050093#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020094 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -050095 | SDRAM_CFG_DBW_32)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +020096 /* 0x43080000 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -050097#define CONFIG_SYS_SDRAM_CFG2 0x00401000
98#define CONFIG_SYS_DDR_MODE ((0x4440 << SDRAM_MODE_ESD_SHIFT) \
99 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200100 /* 0x44400232 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500101#define CONFIG_SYS_DDR_MODE_2 0x8000C000
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200102
103#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
104 /*0x02000000*/
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500105#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200106 | DDRCDR_PZ_NOMZ \
107 | DDRCDR_NZ_NOMZ \
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500108 | DDRCDR_M_ODR)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200109 /* 0x73000002 */
110
111/*
112 * FLASH on the Local Bus
113 */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200114#define CONFIG_SYS_FLASH_BASE 0xFE000000
115#define CONFIG_SYS_FLASH_SIZE 32 /* size in MB */
116#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200117
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200118#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500119#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200120
121#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
122#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per dev */
123
124#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
125#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
126
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200127#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200128
129#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
130#define CONFIG_SYS_RAMBOOT
131#endif
132
133#define CONFIG_SYS_INIT_RAM_LOCK 1
134#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500135#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200136
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500137#define CONFIG_SYS_GBL_DATA_OFFSET \
138 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200139#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
140
141/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
142#define CONFIG_SYS_MONITOR_LEN (384 * 1024)
143#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
144
145/*
146 * Local Bus LCRR and LBCR regs
147 */
148#define CONFIG_SYS_LCRR_EADC LCRR_EADC_3
149#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
150
151#define CONFIG_SYS_LBC_LBCR 0x00040000
152
153#define CONFIG_SYS_LBC_MRTPR 0x20000000
154
155/*
156 * NAND settings
157 */
158#define CONFIG_SYS_NAND_BASE 0x61000000
159#define CONFIG_SYS_MAX_NAND_DEVICE 1
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200160#define CONFIG_NAND_FSL_ELBC 1
161#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
162
Mario Six1e35d422019-01-21 09:17:42 +0100163
164#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
165 | BR_PS_16 /* 16 bit */ \
166 | BR_MS_GPCM /* MSEL = GPCM */ \
167 | BR_V) /* valid */
168#define CONFIG_SYS_OR0_PRELIM (OR_AM_32MB \
169 | OR_GPCM_CSNT \
170 | OR_GPCM_ACS_DIV4 \
171 | OR_GPCM_SCY_5 \
172 | OR_GPCM_TRLX_SET \
173 | OR_GPCM_EAD)
174 /* 0xfe000c55 */
175
176#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500177 | BR_PS_8 \
178 | BR_DECC_CHK_GEN \
179 | BR_MS_FCM \
180 | BR_V) /* valid */
181 /* 0x61000c21 */
Mario Six1e35d422019-01-21 09:17:42 +0100182#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500183 | OR_FCM_BCTLD \
184 | OR_FCM_CHT \
185 | OR_FCM_SCY_2 \
186 | OR_FCM_RST \
Mario Six1e35d422019-01-21 09:17:42 +0100187 | OR_FCM_TRLX) /* 0xffff90ac */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200188
Mario Six1e35d422019-01-21 09:17:42 +0100189/* Still needed for spl_minimal.c */
190#define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR1_PRELIM
191#define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR1_PRELIM
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200192
193#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500194#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200195
196#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
197#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
198
199/* CS2 NvRAM */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500200#define CONFIG_SYS_BR2_PRELIM (0x60000000 \
201 | BR_PS_8 \
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200202 | BR_V)
203 /* 0x60000801 */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500204#define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500205 | OR_GPCM_CSNT \
206 | OR_GPCM_XACS \
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200207 | OR_GPCM_SCY_3 \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500208 | OR_GPCM_TRLX_SET \
209 | OR_GPCM_EHTR_SET \
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200210 | OR_GPCM_EAD)
211 /* 0xfffe0937 */
212/* local bus read write buffer mapping SRAM@0x64000000 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500213#define CONFIG_SYS_BR3_PRELIM (0x62000000 \
214 | BR_PS_16 \
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200215 | BR_V)
216 /* 0x62001001 */
217
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500218#define CONFIG_SYS_OR3_PRELIM (OR_AM_32MB \
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500219 | OR_GPCM_CSNT \
220 | OR_GPCM_XACS \
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200221 | OR_GPCM_SCY_15 \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500222 | OR_GPCM_TRLX_SET \
223 | OR_GPCM_EHTR_SET \
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200224 | OR_GPCM_EAD)
225 /* 0xfe0009f7 */
226
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200227/*
228 * Serial Port
229 */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200230#define CONFIG_SYS_NS16550_SERIAL
231#define CONFIG_SYS_NS16550_REG_SIZE 1
232#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
233
234#define CONFIG_SYS_BAUDRATE_TABLE \
235 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
236
237#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
238#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
239
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200240#if defined(CONFIG_PCI)
241/*
242 * General PCI
243 * Addresses are mapped 1-1.
244 */
245#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
246#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
247#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
248#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
249#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
250#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500251#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
252#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
253#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200254
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200255#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
256#endif
257
258/*
259 * TSEC
260 */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200261
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200262#define CONFIG_TSEC1
263#ifdef CONFIG_TSEC1
264#define CONFIG_HAS_ETH0
265#define CONFIG_TSEC1_NAME "TSEC1"
266#define CONFIG_SYS_TSEC1_OFFSET 0x24000
267#define TSEC1_PHY_ADDR 0x01
268#define TSEC1_FLAGS 0
269#define TSEC1_PHYIDX 0
270#endif
271
272/* Options are: TSEC[0-1] */
273#define CONFIG_ETHPRIME "TSEC1"
274
275/*
276 * Environment
277 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500278#define CONFIG_ENV_ADDR \
279 (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200280#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
281#define CONFIG_ENV_SIZE 0x4000
282/* Address and size of Redundant Environment Sector */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500283#define CONFIG_ENV_OFFSET_REDUND \
284 (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200285#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
286
287#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
288#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
289
290/*
291 * BOOTP options
292 */
293#define CONFIG_BOOTP_BOOTFILESIZE
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200294
295/*
296 * Command line configuration.
297 */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200298
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200299/*
300 * Miscellaneous configurable options
301 */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200302#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200303#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
304
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200305#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot arg Buffer size */
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200306
307/*
308 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700309 * have to be in the first 256 MB of memory, since this is
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200310 * the maximum mapped by the Linux kernel during initialization.
311 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500312 /* Initial Memory map for Linux*/
313#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200314
315/* 0x64050000 */
316#define CONFIG_SYS_HRCW_LOW (\
317 0x20000000 /* reserved, must be set */ |\
318 HRCWL_DDRCM |\
319 HRCWL_CSB_TO_CLKIN_4X1 | \
320 HRCWL_CORE_TO_CSB_2_5X1)
321
322/* 0xa0600004 */
323#define CONFIG_SYS_HRCW_HIGH (HRCWH_PCI_HOST | \
324 HRCWH_PCI_ARBITER_ENABLE | \
325 HRCWH_CORE_ENABLE | \
326 HRCWH_FROM_0X00000100 | \
327 HRCWH_BOOTSEQ_DISABLE |\
328 HRCWH_SW_WATCHDOG_DISABLE |\
329 HRCWH_ROM_LOC_LOCAL_16BIT | \
330 HRCWH_TSEC1M_IN_MII | \
331 HRCWH_BIG_ENDIAN | \
332 HRCWH_LALE_EARLY)
333
334/* System IO Config */
335#define CONFIG_SYS_SICRH (0x01000000 | \
336 SICRH_ETSEC2_B | \
337 SICRH_ETSEC2_C | \
338 SICRH_ETSEC2_D | \
339 SICRH_ETSEC2_E | \
340 SICRH_ETSEC2_F | \
341 SICRH_ETSEC2_G | \
342 SICRH_TSOBI1 | \
343 SICRH_TSOBI2)
344 /* 0x010fff03 */
345#define CONFIG_SYS_SICRL (SICRL_LBC | \
346 SICRL_SPI_A | \
347 SICRL_SPI_B | \
348 SICRL_SPI_C | \
349 SICRL_SPI_D | \
350 SICRL_ETSEC2_A)
351 /* 0x33fc0003) */
352
353#define CONFIG_SYS_HID0_INIT 0x000000000
354#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
355 HID0_ENABLE_INSTRUCTION_CACHE)
356
357#define CONFIG_SYS_HID2 HID2_HBE
358
359#define CONFIG_HIGH_BATS 1 /* High BATs supported */
360
361/* DDR @ 0x00000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500362#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500363#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
364 | BATU_BL_256M \
365 | BATU_VS \
366 | BATU_VP)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200367
368#if defined(CONFIG_PCI)
369/* PCI @ 0x80000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500370#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500371#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
372 | BATU_BL_256M \
373 | BATU_VS \
374 | BATU_VP)
375#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500376 | BATL_PP_RW \
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500377 | BATL_CACHEINHIBIT \
378 | BATL_GUARDEDSTORAGE)
379#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
380 | BATU_BL_256M \
381 | BATU_VS \
382 | BATU_VP)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200383#else
384#define CONFIG_SYS_IBAT1L (0)
385#define CONFIG_SYS_IBAT1U (0)
386#define CONFIG_SYS_IBAT2L (0)
387#define CONFIG_SYS_IBAT2U (0)
388#endif
389
390/* PCI2 not supported on 8313 */
391#define CONFIG_SYS_IBAT3L (0)
392#define CONFIG_SYS_IBAT3U (0)
393#define CONFIG_SYS_IBAT4L (0)
394#define CONFIG_SYS_IBAT4U (0)
395
396/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500397#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500398 | BATL_PP_RW \
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500399 | BATL_CACHEINHIBIT \
400 | BATL_GUARDEDSTORAGE)
401#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
402 | BATU_BL_256M \
403 | BATU_VS \
404 | BATU_VP)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200405
406/* stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500407#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200408#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
409
410/* FPGA, SRAM, NAND @ 0x60000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500411#define CONFIG_SYS_IBAT7L (0x60000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200412#define CONFIG_SYS_IBAT7U (0x60000000 | BATU_BL_256M | BATU_VS | BATU_VP)
413
414#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
415#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
416#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
417#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
418#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
419#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
420#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
421#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
422#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
423#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
424#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
425#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
426#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
427#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
428#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
429#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
430
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200431#define CONFIG_NETDEV eth0
432
Mario Six5bc05432018-03-28 14:38:20 +0200433#define CONFIG_HOSTNAME "ve8313"
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200434#define CONFIG_UBOOTPATH ve8313/u-boot.bin
435
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200436#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200437 "netdev=" __stringify(CONFIG_NETDEV) "\0" \
438 "ethprime=" __stringify(CONFIG_TSEC1_NAME) "\0" \
439 "u-boot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200440 "u-boot_addr_r=100000\0" \
441 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200442 "update=protect off " __stringify(CONFIG_SYS_FLASH_BASE) \
443 " +${filesize};" \
444 "erase " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize};" \
445 "cp.b ${u-boot_addr_r} " __stringify(CONFIG_SYS_FLASH_BASE) \
Joe Hershbergerbe29fa72011-10-11 23:57:26 -0500446 " ${filesize};" \
Marek Vasut5368c552012-09-23 17:41:24 +0200447 "protect on " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize}\0" \
Heiko Schocher4e43b2e2010-07-07 12:26:34 +0200448
449#endif /* __CONFIG_H */