blob: 7ab71137f647d5f7959f2d07dcc4bfa3ed7e3703 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
2 * (C) Copyright 2000-2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2002 (440 port)
6 * Scott McNutt, Artesyn Communication Producs, smcnutt@artsyncp.com
7 *
8 * (C) Copyright 2003 Motorola Inc. (MPC85xx port)
9 * Xianghua Xiao (X.Xiao@motorola.com)
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#include <common.h>
31#include <watchdog.h>
32#include <command.h>
33#include <asm/processor.h>
Timur Tabi05f6f662009-08-20 17:41:11 -050034#include <asm/io.h>
John Schmollercc1dd332011-03-10 16:09:26 -060035#ifdef CONFIG_POST
36#include <post.h>
37#endif
wdenk42d1f032003-10-15 23:53:47 +000038
Timur Tabi05f6f662009-08-20 17:41:11 -050039int interrupt_init_cpu(unsigned int *decrementer_count)
wdenk42d1f032003-10-15 23:53:47 +000040{
Kim Phillips680c6132010-08-09 18:39:57 -050041 ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
wdenk343117b2005-05-13 22:49:36 +000042
John Schmollercc1dd332011-03-10 16:09:26 -060043#ifdef CONFIG_POST
44 /*
45 * The POST word is stored in the PIC's TFRR register which gets
46 * cleared when the PIC is reset. Save it off so we can restore it
47 * later.
48 */
49 ulong post_word = post_word_load();
50#endif
51
Timur Tabi05f6f662009-08-20 17:41:11 -050052 out_be32(&pic->gcr, MPC85xx_PICGCR_RST);
53 while (in_be32(&pic->gcr) & MPC85xx_PICGCR_RST)
Kumar Gala9cff4442008-08-19 14:46:36 -050054 ;
Timur Tabi05f6f662009-08-20 17:41:11 -050055 out_be32(&pic->gcr, MPC85xx_PICGCR_M);
56 in_be32(&pic->gcr);
Kumar Gala9cff4442008-08-19 14:46:36 -050057
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058 *decrementer_count = get_tbclk() / CONFIG_SYS_HZ;
Kumar Gala9cff4442008-08-19 14:46:36 -050059
60 /* PIE is same as DIE, dec interrupt enable */
wdenk343117b2005-05-13 22:49:36 +000061 mtspr(SPRN_TCR, TCR_PIE);
Andy Fleming61a21e92007-08-14 01:34:21 -050062
63#ifdef CONFIG_INTERRUPTS
Andy Fleming534ea6b2008-02-27 15:50:50 -060064 pic->iivpr1 = 0x810001; /* 50220 enable ecm interrupts */
Andrew Klossner52514692008-08-21 07:12:26 -070065 debug("iivpr1@%x = %x\n", (uint)&pic->iivpr1, pic->iivpr1);
Andy Fleming61a21e92007-08-14 01:34:21 -050066
67 pic->iivpr2 = 0x810002; /* 50240 enable ddr interrupts */
Andrew Klossner52514692008-08-21 07:12:26 -070068 debug("iivpr2@%x = %x\n", (uint)&pic->iivpr2, pic->iivpr2);
Andy Fleming61a21e92007-08-14 01:34:21 -050069
70 pic->iivpr3 = 0x810003; /* 50260 enable lbc interrupts */
Andrew Klossner52514692008-08-21 07:12:26 -070071 debug("iivpr3@%x = %x\n", (uint)&pic->iivpr3, pic->iivpr3);
Andy Fleming61a21e92007-08-14 01:34:21 -050072
73#ifdef CONFIG_PCI1
74 pic->iivpr8 = 0x810008; /* enable pci1 interrupts */
Andrew Klossner52514692008-08-21 07:12:26 -070075 debug("iivpr8@%x = %x\n", (uint)&pic->iivpr8, pic->iivpr8);
Andy Fleming61a21e92007-08-14 01:34:21 -050076#endif
77#if defined(CONFIG_PCI2) || defined(CONFIG_PCIE2)
78 pic->iivpr9 = 0x810009; /* enable pci1 interrupts */
Andrew Klossner52514692008-08-21 07:12:26 -070079 debug("iivpr9@%x = %x\n", (uint)&pic->iivpr9, pic->iivpr9);
Andy Fleming61a21e92007-08-14 01:34:21 -050080#endif
81#ifdef CONFIG_PCIE1
82 pic->iivpr10 = 0x81000a; /* enable pcie1 interrupts */
Andrew Klossner52514692008-08-21 07:12:26 -070083 debug("iivpr10@%x = %x\n", (uint)&pic->iivpr10, pic->iivpr10);
Andy Fleming61a21e92007-08-14 01:34:21 -050084#endif
85#ifdef CONFIG_PCIE3
86 pic->iivpr11 = 0x81000b; /* enable pcie3 interrupts */
Andrew Klossner52514692008-08-21 07:12:26 -070087 debug("iivpr11@%x = %x\n", (uint)&pic->iivpr11, pic->iivpr11);
Andy Fleming61a21e92007-08-14 01:34:21 -050088#endif
89
90 pic->ctpr=0; /* 40080 clear current task priority register */
91#endif
92
John Schmollercc1dd332011-03-10 16:09:26 -060093#ifdef CONFIG_POST
94 post_word_store(post_word);
95#endif
96
wdenk42d1f032003-10-15 23:53:47 +000097 return (0);
98}
99
Kumar Gala9cff4442008-08-19 14:46:36 -0500100/* Install and free a interrupt handler. Not implemented yet. */
wdenk42d1f032003-10-15 23:53:47 +0000101
102void
103irq_install_handler(int vec, interrupt_handler_t *handler, void *arg)
104{
105 return;
106}
107
108void
109irq_free_handler(int vec)
110{
111 return;
112}
113
Kumar Gala9cff4442008-08-19 14:46:36 -0500114void timer_interrupt_cpu(struct pt_regs *regs)
wdenk42d1f032003-10-15 23:53:47 +0000115{
Kumar Gala9cff4442008-08-19 14:46:36 -0500116 /* PIS is same as DIS, dec interrupt status */
wdenk343117b2005-05-13 22:49:36 +0000117 mtspr(SPRN_TSR, TSR_PIS);
wdenk42d1f032003-10-15 23:53:47 +0000118}
119
Jon Loeliger44312832007-07-09 19:06:00 -0500120#if defined(CONFIG_CMD_IRQ)
Kumar Gala9cff4442008-08-19 14:46:36 -0500121/* irqinfo - print information about PCI devices,not implemented. */
Wolfgang Denk54841ab2010-06-28 22:00:46 +0200122int do_irqinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
wdenk42d1f032003-10-15 23:53:47 +0000123{
wdenk42d1f032003-10-15 23:53:47 +0000124 return 0;
125}
Jon Loeliger44312832007-07-09 19:06:00 -0500126#endif