blob: 77cd15f388c40cb68b006dd27f9bd2d040ae3f53 [file] [log] [blame]
Lokesh Vutlaed0e6052018-08-27 15:57:09 +05301// SPDX-License-Identifier: GPL-2.0+
2/*
3 * K3: Architecture initialization
4 *
5 * Copyright (C) 2017-2018 Texas Instruments Incorporated - http://www.ti.com/
6 * Lokesh Vutla <lokeshvutla@ti.com>
7 */
8
9#include <common.h>
Lokesh Vutlae0064602018-08-27 15:57:11 +053010#include <asm/io.h>
Lokesh Vutlaed0e6052018-08-27 15:57:09 +053011#include <spl.h>
Lokesh Vutlae0064602018-08-27 15:57:11 +053012#include <asm/arch/hardware.h>
Lokesh Vutla23f7b1a2018-11-02 19:51:03 +053013#include "common.h"
Lokesh Vutla59ebf4a2018-11-02 19:51:06 +053014#include <dm.h>
Lokesh Vutlaed0e6052018-08-27 15:57:09 +053015
16#ifdef CONFIG_SPL_BUILD
Andreas Dannenbergc68721d2018-08-27 15:57:12 +053017static void mmr_unlock(u32 base, u32 partition)
18{
19 /* Translate the base address */
20 phys_addr_t part_base = base + partition * CTRL_MMR0_PARTITION_SIZE;
21
22 /* Unlock the requested partition if locked using two-step sequence */
23 writel(CTRLMMR_LOCK_KICK0_UNLOCK_VAL, part_base + CTRLMMR_LOCK_KICK0);
24 writel(CTRLMMR_LOCK_KICK1_UNLOCK_VAL, part_base + CTRLMMR_LOCK_KICK1);
25}
26
27static void ctrl_mmr_unlock(void)
28{
29 /* Unlock all WKUP_CTRL_MMR0 module registers */
30 mmr_unlock(WKUP_CTRL_MMR0_BASE, 0);
31 mmr_unlock(WKUP_CTRL_MMR0_BASE, 1);
32 mmr_unlock(WKUP_CTRL_MMR0_BASE, 2);
33 mmr_unlock(WKUP_CTRL_MMR0_BASE, 3);
34 mmr_unlock(WKUP_CTRL_MMR0_BASE, 6);
35 mmr_unlock(WKUP_CTRL_MMR0_BASE, 7);
36
37 /* Unlock all MCU_CTRL_MMR0 module registers */
38 mmr_unlock(MCU_CTRL_MMR0_BASE, 0);
39 mmr_unlock(MCU_CTRL_MMR0_BASE, 1);
40 mmr_unlock(MCU_CTRL_MMR0_BASE, 2);
41 mmr_unlock(MCU_CTRL_MMR0_BASE, 6);
42
43 /* Unlock all CTRL_MMR0 module registers */
44 mmr_unlock(CTRL_MMR0_BASE, 0);
45 mmr_unlock(CTRL_MMR0_BASE, 1);
46 mmr_unlock(CTRL_MMR0_BASE, 2);
47 mmr_unlock(CTRL_MMR0_BASE, 3);
48 mmr_unlock(CTRL_MMR0_BASE, 6);
49 mmr_unlock(CTRL_MMR0_BASE, 7);
50}
51
Lokesh Vutlae0064602018-08-27 15:57:11 +053052static void store_boot_index_from_rom(void)
53{
54 u32 *boot_index = (u32 *)K3_BOOT_PARAM_TABLE_INDEX_VAL;
55
56 *boot_index = *(u32 *)(CONFIG_SYS_K3_BOOT_PARAM_TABLE_INDEX);
57}
58
Lokesh Vutlaed0e6052018-08-27 15:57:09 +053059void board_init_f(ulong dummy)
60{
Lokesh Vutla59ebf4a2018-11-02 19:51:06 +053061#if defined(CONFIG_K3_AM654_DDRSS)
62 struct udevice *dev;
63 int ret;
64#endif
Lokesh Vutlae0064602018-08-27 15:57:11 +053065 /*
66 * Cannot delay this further as there is a chance that
67 * K3_BOOT_PARAM_TABLE_INDEX can be over written by SPL MALLOC section.
68 */
69 store_boot_index_from_rom();
70
Andreas Dannenbergc68721d2018-08-27 15:57:12 +053071 /* Make all control module registers accessible */
72 ctrl_mmr_unlock();
73
Lokesh Vutla23f7b1a2018-11-02 19:51:03 +053074#ifdef CONFIG_CPU_V7R
75 setup_k3_mpu_regions();
76#endif
77
Lokesh Vutlaed0e6052018-08-27 15:57:09 +053078 /* Init DM early in-order to invoke system controller */
79 spl_early_init();
80
81 /* Prepare console output */
82 preloader_console_init();
Lokesh Vutla59ebf4a2018-11-02 19:51:06 +053083
84#ifdef CONFIG_K3_AM654_DDRSS
85 ret = uclass_get_device(UCLASS_RAM, 0, &dev);
Andreas Dannenberg3e9b9c12019-03-11 15:15:43 -050086 if (ret)
87 panic("DRAM init failed: %d\n", ret);
Lokesh Vutla59ebf4a2018-11-02 19:51:06 +053088#endif
Lokesh Vutlaed0e6052018-08-27 15:57:09 +053089}
90
Andrew F. Davis81089a52018-10-03 10:03:23 -050091u32 spl_boot_mode(const u32 boot_device)
92{
93#if defined(CONFIG_SUPPORT_EMMC_BOOT)
94 u32 devstat = readl(CTRLMMR_MAIN_DEVSTAT);
95 u32 bootindex = readl(K3_BOOT_PARAM_TABLE_INDEX_VAL);
96
97 u32 bootmode = (devstat & CTRLMMR_MAIN_DEVSTAT_BOOTMODE_MASK) >>
98 CTRLMMR_MAIN_DEVSTAT_BOOTMODE_SHIFT;
99
100 /* eMMC boot0 mode is only supported for primary boot */
101 if (bootindex == K3_PRIMARY_BOOTMODE &&
102 bootmode == BOOT_DEVICE_MMC1)
103 return MMCSD_MODE_EMMCBOOT;
104#endif
105
106 /* Everything else use filesystem if available */
Tien Fong Cheef4b40922019-01-23 14:20:05 +0800107#if defined(CONFIG_SPL_FS_FAT) || defined(CONFIG_SPL_FS_EXT4)
Andrew F. Davis81089a52018-10-03 10:03:23 -0500108 return MMCSD_MODE_FS;
109#else
110 return MMCSD_MODE_RAW;
111#endif
112}
113
Lokesh Vutlae0064602018-08-27 15:57:11 +0530114static u32 __get_backup_bootmedia(u32 devstat)
115{
116 u32 bkup_boot = (devstat & CTRLMMR_MAIN_DEVSTAT_BKUP_BOOTMODE_MASK) >>
117 CTRLMMR_MAIN_DEVSTAT_BKUP_BOOTMODE_SHIFT;
118
119 switch (bkup_boot) {
120 case BACKUP_BOOT_DEVICE_USB:
121 return BOOT_DEVICE_USB;
122 case BACKUP_BOOT_DEVICE_UART:
123 return BOOT_DEVICE_UART;
124 case BACKUP_BOOT_DEVICE_ETHERNET:
125 return BOOT_DEVICE_ETHERNET;
126 case BACKUP_BOOT_DEVICE_MMC2:
Andrew F. Davisb5700ef2018-10-03 10:03:22 -0500127 {
128 u32 port = (devstat & CTRLMMR_MAIN_DEVSTAT_BKUP_MMC_PORT_MASK) >>
129 CTRLMMR_MAIN_DEVSTAT_BKUP_MMC_PORT_SHIFT;
130 if (port == 0x0)
131 return BOOT_DEVICE_MMC1;
Lokesh Vutlae0064602018-08-27 15:57:11 +0530132 return BOOT_DEVICE_MMC2;
Andrew F. Davisb5700ef2018-10-03 10:03:22 -0500133 }
Lokesh Vutlae0064602018-08-27 15:57:11 +0530134 case BACKUP_BOOT_DEVICE_SPI:
135 return BOOT_DEVICE_SPI;
136 case BACKUP_BOOT_DEVICE_HYPERFLASH:
137 return BOOT_DEVICE_HYPERFLASH;
138 case BACKUP_BOOT_DEVICE_I2C:
139 return BOOT_DEVICE_I2C;
140 };
141
142 return BOOT_DEVICE_RAM;
143}
144
145static u32 __get_primary_bootmedia(u32 devstat)
146{
Andrew F. Davisb5700ef2018-10-03 10:03:22 -0500147 u32 bootmode = (devstat & CTRLMMR_MAIN_DEVSTAT_BOOTMODE_MASK) >>
148 CTRLMMR_MAIN_DEVSTAT_BOOTMODE_SHIFT;
Lokesh Vutlae0064602018-08-27 15:57:11 +0530149
150 if (bootmode == BOOT_DEVICE_OSPI || bootmode == BOOT_DEVICE_QSPI)
151 bootmode = BOOT_DEVICE_SPI;
152
Andrew F. Davisb5700ef2018-10-03 10:03:22 -0500153 if (bootmode == BOOT_DEVICE_MMC2) {
154 u32 port = (devstat & CTRLMMR_MAIN_DEVSTAT_MMC_PORT_MASK) >>
155 CTRLMMR_MAIN_DEVSTAT_MMC_PORT_SHIFT;
156 if (port == 0x0)
157 bootmode = BOOT_DEVICE_MMC1;
158 } else if (bootmode == BOOT_DEVICE_MMC1) {
159 u32 port = (devstat & CTRLMMR_MAIN_DEVSTAT_EMMC_PORT_MASK) >>
160 CTRLMMR_MAIN_DEVSTAT_EMMC_PORT_SHIFT;
161 if (port == 0x1)
162 bootmode = BOOT_DEVICE_MMC2;
163 }
164
Lokesh Vutlae0064602018-08-27 15:57:11 +0530165 return bootmode;
166}
167
Lokesh Vutlaed0e6052018-08-27 15:57:09 +0530168u32 spl_boot_device(void)
169{
Lokesh Vutlae0064602018-08-27 15:57:11 +0530170 u32 devstat = readl(CTRLMMR_MAIN_DEVSTAT);
171 u32 bootindex = readl(K3_BOOT_PARAM_TABLE_INDEX_VAL);
172
173 if (bootindex == K3_PRIMARY_BOOTMODE)
174 return __get_primary_bootmedia(devstat);
175 else
176 return __get_backup_bootmedia(devstat);
Lokesh Vutlaed0e6052018-08-27 15:57:09 +0530177}
178#endif
179
180#ifndef CONFIG_SYSRESET
181void reset_cpu(ulong ignored)
182{
183}
184#endif