blob: ded73b4c9bea709db827f8d2cf6b5bedaa0bdadc [file] [log] [blame]
Timur Tabi2ad6b512006-10-31 18:44:42 -06001/*
Kumar Gala4c2e3da2009-07-28 21:49:52 -05002 * Copyright (C) Freescale Semiconductor, Inc. 2006.
Timur Tabi2ad6b512006-10-31 18:44:42 -06003 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Timur Tabi2ad6b512006-10-31 18:44:42 -06005 */
6
7/*
Timur Tabi7a78f142007-01-31 15:54:29 -06008 MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
Timur Tabi2ad6b512006-10-31 18:44:42 -06009
10 Memory map:
11
12 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
13 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
14 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
15 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
16 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
17 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
Timur Tabi7a78f142007-01-31 15:54:29 -060018 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
Timur Tabi2ad6b512006-10-31 18:44:42 -060019 0xF001_0000-0xF001_FFFF Local bus expansion slot
Timur Tabi7a78f142007-01-31 15:54:29 -060020 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
21 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
22 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
Timur Tabi2ad6b512006-10-31 18:44:42 -060023
24 I2C address list:
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010025 Align. Board
26 Bus Addr Part No. Description Length Location
Timur Tabi2ad6b512006-10-31 18:44:42 -060027 ----------------------------------------------------------------
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010028 I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
Timur Tabi2ad6b512006-10-31 18:44:42 -060029
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010030 I2C1 0x20 PCF8574 I2C Expander 0 U8
31 I2C1 0x21 PCF8574 I2C Expander 0 U10
32 I2C1 0x38 PCF8574A I2C Expander 0 U8
33 I2C1 0x39 PCF8574A I2C Expander 0 U10
34 I2C1 0x51 (DDR) DDR EEPROM 1 U1
35 I2C1 0x68 DS1339 RTC 1 U68
Timur Tabi2ad6b512006-10-31 18:44:42 -060036
37 Note that a given board has *either* a pair of 8574s or a pair of 8574As.
38*/
39
40#ifndef __CONFIG_H
41#define __CONFIG_H
42
Kim Phillipsfdfaa292015-03-17 12:00:45 -050043#define CONFIG_DISPLAY_BOARDINFO
44
Wolfgang Denk14d0a022010-10-07 21:51:12 +020045#if (CONFIG_SYS_TEXT_BASE == 0xFE000000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046#define CONFIG_SYS_LOWBOOT
Timur Tabi7a78f142007-01-31 15:54:29 -060047#endif
Timur Tabi2ad6b512006-10-31 18:44:42 -060048
49/*
50 * High Level Configuration Options
51 */
Peter Tyser2c7920a2009-05-22 17:23:25 -050052#define CONFIG_MPC834x /* MPC834x family (8343, 8347, 8349) */
Timur Tabi2ad6b512006-10-31 18:44:42 -060053#define CONFIG_MPC8349 /* MPC8349 specific */
54
Wolfgang Denk2ae18242010-10-06 09:05:45 +020055#ifndef CONFIG_SYS_TEXT_BASE
56#define CONFIG_SYS_TEXT_BASE 0xFEF00000
57#endif
58
Joe Hershberger396abba2011-10-11 23:57:15 -050059#define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */
Timur Tabi2ad6b512006-10-31 18:44:42 -060060
Timur Tabi89c77842008-02-08 13:15:55 -060061#define CONFIG_MISC_INIT_F
62#define CONFIG_MISC_INIT_R
Timur Tabi7a78f142007-01-31 15:54:29 -060063
Timur Tabi89c77842008-02-08 13:15:55 -060064/*
65 * On-board devices
66 */
Timur Tabi7a78f142007-01-31 15:54:29 -060067
68#ifdef CONFIG_MPC8349ITX
Joe Hershberger396abba2011-10-11 23:57:15 -050069/* The CF card interface on the back of the board */
70#define CONFIG_COMPACT_FLASH
Timur Tabi89c77842008-02-08 13:15:55 -060071#define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +020072#define CONFIG_SATA_SIL3114 /* SIL3114 SATA controller */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +030073#define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */
Timur Tabi7a78f142007-01-31 15:54:29 -060074#endif
75
76#define CONFIG_PCI
Timur Tabi2ad6b512006-10-31 18:44:42 -060077#define CONFIG_RTC_DS1337
Heiko Schocher00f792e2012-10-24 13:48:22 +020078#define CONFIG_SYS_I2C
Timur Tabi7a78f142007-01-31 15:54:29 -060079#define CONFIG_TSEC_ENET /* TSEC Ethernet support */
80
81/*
82 * Device configurations
83 */
Timur Tabi2ad6b512006-10-31 18:44:42 -060084
85/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020086#ifdef CONFIG_SYS_I2C
87#define CONFIG_SYS_I2C_FSL
88#define CONFIG_SYS_FSL_I2C_SPEED 400000
89#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
90#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
91#define CONFIG_SYS_FSL_I2C2_SPEED 400000
92#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
93#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi2ad6b512006-10-31 18:44:42 -060094
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */
Valeriy Glushkovb7be63a2009-02-04 18:27:49 +020096#define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
Timur Tabi2ad6b512006-10-31 18:44:42 -060097
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
99#define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
100#define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
101#define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
102#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
Joe Hershberger396abba2011-10-11 23:57:15 -0500103#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
104#define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600105
Timur Tabi2ad6b512006-10-31 18:44:42 -0600106/* Don't probe these addresses: */
Joe Hershberger396abba2011-10-11 23:57:15 -0500107#define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108 {1, CONFIG_SYS_I2C_8574_ADDR2}, \
109 {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
Joe Hershberger396abba2011-10-11 23:57:15 -0500110 {1, CONFIG_SYS_I2C_8574A_ADDR2} }
Timur Tabi2ad6b512006-10-31 18:44:42 -0600111/* Bit definitions for the 8574[A] I2C expander */
Joe Hershberger396abba2011-10-11 23:57:15 -0500112 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
113#define I2C_8574_REVISION 0x03
Timur Tabi2ad6b512006-10-31 18:44:42 -0600114#define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
115#define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
116#define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
117#define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
118
Timur Tabi2ad6b512006-10-31 18:44:42 -0600119#endif
120
Timur Tabi7a78f142007-01-31 15:54:29 -0600121/* Compact Flash */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600122#ifdef CONFIG_COMPACT_FLASH
123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_IDE_MAXBUS 1
125#define CONFIG_SYS_IDE_MAXDEVICE 1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
128#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE
129#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000
130#define CONFIG_SYS_ATA_REG_OFFSET 0
131#define CONFIG_SYS_ATA_ALT_OFFSET 0x0200
132#define CONFIG_SYS_ATA_STRIDE 2
Timur Tabi2ad6b512006-10-31 18:44:42 -0600133
Joe Hershberger396abba2011-10-11 23:57:15 -0500134/* If a CF card is not inserted, time out quickly */
135#define ATA_RESET_TIME 1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600136
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200137#endif
138
139/*
140 * SATA
141 */
142#ifdef CONFIG_SATA_SIL3114
143
144#define CONFIG_SYS_SATA_MAX_DEVICE 4
145#define CONFIG_LIBATA
146#define CONFIG_LBA48
Timur Tabi2ad6b512006-10-31 18:44:42 -0600147
Timur Tabi7a78f142007-01-31 15:54:29 -0600148#endif
Timur Tabi2ad6b512006-10-31 18:44:42 -0600149
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300150#ifdef CONFIG_SYS_USB_HOST
151/*
152 * Support USB
153 */
154#define CONFIG_CMD_USB
155#define CONFIG_USB_STORAGE
156#define CONFIG_USB_EHCI
157#define CONFIG_USB_EHCI_FSL
158
159/* Current USB implementation supports the only USB controller,
160 * so we have to choose between the MPH or the DR ones */
161#if 1
162#define CONFIG_HAS_FSL_MPH_USB
163#else
164#define CONFIG_HAS_FSL_DR_USB
165#endif
166
167#endif
168
Timur Tabi7a78f142007-01-31 15:54:29 -0600169/*
170 * DDR Setup
171 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500172#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
174#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
175#define CONFIG_SYS_83XX_DDR_USES_CS0
Joe Hershberger396abba2011-10-11 23:57:15 -0500176#define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_MEMTEST_END 0x2000
Timur Tabi7a78f142007-01-31 15:54:29 -0600178
Joe Hershberger396abba2011-10-11 23:57:15 -0500179#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
180 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
Timur Tabif64702b2007-04-30 13:59:50 -0500181
Valeriy Glushkovb7be63a2009-02-04 18:27:49 +0200182#define CONFIG_VERY_BIG_RAM
183#define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20)
184
Heiko Schocher00f792e2012-10-24 13:48:22 +0200185#ifdef CONFIG_SYS_I2C
Timur Tabi7a78f142007-01-31 15:54:29 -0600186#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
187#endif
188
Joe Hershberger396abba2011-10-11 23:57:15 -0500189/* No SPD? Then manually set up DDR parameters */
190#ifndef CONFIG_SPD_EEPROM
191 #define CONFIG_SYS_DDR_SIZE 256 /* Mb */
Joe Hershberger2e651b22011-10-11 23:57:31 -0500192 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger396abba2011-10-11 23:57:15 -0500193 | CSCONFIG_ROW_BIT_13 \
194 | CSCONFIG_COL_BIT_10)
Timur Tabi7a78f142007-01-31 15:54:29 -0600195
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196 #define CONFIG_SYS_DDR_TIMING_1 0x26242321
197 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
Timur Tabi7a78f142007-01-31 15:54:29 -0600198#endif
199
200/*
201 *Flash on the Local Bus
202 */
203
Joe Hershberger396abba2011-10-11 23:57:15 -0500204#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
205#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
207#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hershberger396abba2011-10-11 23:57:15 -0500208/* 127 64KB sectors + 8 8KB sectors per device */
209#define CONFIG_SYS_MAX_FLASH_SECT 135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
211#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
212#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Timur Tabi7a78f142007-01-31 15:54:29 -0600213
214/* The ITX has two flash chips, but the ITX-GP has only one. To support both
215boards, we say we have two, but don't display a message if we find only one. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_FLASH_QUIET_TEST
Joe Hershberger396abba2011-10-11 23:57:15 -0500217#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
218#define CONFIG_SYS_FLASH_BANKS_LIST \
219 {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
220#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */
Joe Hershberger396abba2011-10-11 23:57:15 -0500221#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Timur Tabi7a78f142007-01-31 15:54:29 -0600222
Timur Tabi89c77842008-02-08 13:15:55 -0600223/* Vitesse 7385 */
224
225#ifdef CONFIG_VSC7385_ENET
226
227#define CONFIG_TSEC2
228
229/* The flash address and size of the VSC7385 firmware image */
230#define CONFIG_VSC7385_IMAGE 0xFEFFE000
231#define CONFIG_VSC7385_IMAGE_SIZE 8192
232
233#endif
234
Timur Tabi7a78f142007-01-31 15:54:29 -0600235/*
236 * BRx, ORx, LBLAWBARx, and LBLAWARx
237 */
238
239/* Flash */
240
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500241#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
242 | BR_PS_16 \
243 | BR_MS_GPCM \
244 | BR_V)
245#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Joe Hershberger396abba2011-10-11 23:57:15 -0500246 | OR_UPM_XAM \
247 | OR_GPCM_CSNT \
248 | OR_GPCM_ACS_DIV2 \
249 | OR_GPCM_XACS \
250 | OR_GPCM_SCY_15 \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500251 | OR_GPCM_TRLX_SET \
252 | OR_GPCM_EHTR_SET \
Joe Hershberger396abba2011-10-11 23:57:15 -0500253 | OR_GPCM_EAD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500255#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
Timur Tabi7a78f142007-01-31 15:54:29 -0600256
257/* Vitesse 7385 */
258
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_VSC7385_BASE 0xF8000000
Timur Tabi7a78f142007-01-31 15:54:29 -0600260
Timur Tabi89c77842008-02-08 13:15:55 -0600261#ifdef CONFIG_VSC7385_ENET
262
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500263#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE \
264 | BR_PS_8 \
265 | BR_MS_GPCM \
266 | BR_V)
Joe Hershberger396abba2011-10-11 23:57:15 -0500267#define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB \
268 | OR_GPCM_CSNT \
269 | OR_GPCM_XACS \
270 | OR_GPCM_SCY_15 \
271 | OR_GPCM_SETA \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500272 | OR_GPCM_TRLX_SET \
273 | OR_GPCM_EHTR_SET \
Joe Hershberger396abba2011-10-11 23:57:15 -0500274 | OR_GPCM_EAD)
Timur Tabi7a78f142007-01-31 15:54:29 -0600275
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE
277#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Timur Tabi7a78f142007-01-31 15:54:29 -0600278
279#endif
280
281/* LED */
282
Joe Hershberger396abba2011-10-11 23:57:15 -0500283#define CONFIG_SYS_LED_BASE 0xF9000000
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500284#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE \
285 | BR_PS_8 \
286 | BR_MS_GPCM \
287 | BR_V)
Joe Hershberger396abba2011-10-11 23:57:15 -0500288#define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB \
289 | OR_GPCM_CSNT \
290 | OR_GPCM_ACS_DIV2 \
291 | OR_GPCM_XACS \
292 | OR_GPCM_SCY_9 \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500293 | OR_GPCM_TRLX_SET \
294 | OR_GPCM_EHTR_SET \
Joe Hershberger396abba2011-10-11 23:57:15 -0500295 | OR_GPCM_EAD)
Timur Tabi7a78f142007-01-31 15:54:29 -0600296
297/* Compact Flash */
298
299#ifdef CONFIG_COMPACT_FLASH
300
Joe Hershberger396abba2011-10-11 23:57:15 -0500301#define CONFIG_SYS_CF_BASE 0xF0000000
Timur Tabi7a78f142007-01-31 15:54:29 -0600302
Joe Hershberger396abba2011-10-11 23:57:15 -0500303#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE \
304 | BR_PS_16 \
305 | BR_MS_UPMA \
306 | BR_V)
307#define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI)
Timur Tabi7a78f142007-01-31 15:54:29 -0600308
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE
310#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
Timur Tabi7a78f142007-01-31 15:54:29 -0600311
312#endif
313
314/*
315 * U-Boot memory configuration
316 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200317#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600318
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
320#define CONFIG_SYS_RAMBOOT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600321#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#undef CONFIG_SYS_RAMBOOT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600323#endif
324
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_INIT_RAM_LOCK
Joe Hershberger396abba2011-10-11 23:57:15 -0500326#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
327#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Timur Tabi2ad6b512006-10-31 18:44:42 -0600328
Joe Hershberger396abba2011-10-11 23:57:15 -0500329#define CONFIG_SYS_GBL_DATA_OFFSET \
330 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Timur Tabi2ad6b512006-10-31 18:44:42 -0600332
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Joe Hershberger396abba2011-10-11 23:57:15 -0500334#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Kim Phillipsc8a90642012-06-30 18:29:20 -0500335#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600336
337/*
338 * Local Bus LCRR and LBCR regs
339 * LCRR: DLL bypass, Clock divider is 4
340 * External Local Bus rate is
341 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
342 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500343#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
344#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#define CONFIG_SYS_LBC_LBCR 0x00000000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600346
Joe Hershberger396abba2011-10-11 23:57:15 -0500347 /* LB sdram refresh timer, about 6us */
348#define CONFIG_SYS_LBC_LSRT 0x32000000
349 /* LB refresh timer prescal, 266MHz/32*/
350#define CONFIG_SYS_LBC_MRTPR 0x20000000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600351
352/*
Timur Tabi2ad6b512006-10-31 18:44:42 -0600353 * Serial Port
354 */
355#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356#define CONFIG_SYS_NS16550_SERIAL
357#define CONFIG_SYS_NS16550_REG_SIZE 1
358#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600359
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger396abba2011-10-11 23:57:15 -0500361 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Timur Tabi7a78f142007-01-31 15:54:29 -0600362
Nikita V. Youshchenko8a364f02007-05-23 12:45:25 +0400363#define CONFIG_CONSOLE ttyS0
Timur Tabi7a78f142007-01-31 15:54:29 -0600364#define CONFIG_BAUDRATE 115200
Timur Tabi2ad6b512006-10-31 18:44:42 -0600365
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
367#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600368
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600369/* pass open firmware flat tree */
Kim Phillips35cc4e42007-08-15 22:30:39 -0500370#define CONFIG_OF_LIBFDT 1
Kim Phillips5b8bc602007-12-20 14:09:22 -0600371#define CONFIG_OF_BOARD_SETUP 1
372#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600373
Timur Tabi7a78f142007-01-31 15:54:29 -0600374/*
375 * PCI
376 */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600377#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000378#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600379
380#define CONFIG_MPC83XX_PCI2
381
382/*
383 * General PCI
384 * Addresses are mapped 1-1.
385 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
387#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
388#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500389#define CONFIG_SYS_PCI1_MMIO_BASE \
390 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200391#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
392#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500393#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
394#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
395#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600396
397#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger396abba2011-10-11 23:57:15 -0500398#define CONFIG_SYS_PCI2_MEM_BASE \
399 (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
401#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500402#define CONFIG_SYS_PCI2_MMIO_BASE \
403 (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
405#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500406#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
407#define CONFIG_SYS_PCI2_IO_PHYS \
408 (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
409#define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600410#endif
411
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100412#define CONFIG_PCI_PNP /* do pci plug-and-play */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600413
Timur Tabi2ad6b512006-10-31 18:44:42 -0600414#ifndef CONFIG_PCI_PNP
415 #define PCI_ENET0_IOADDR 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200416 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600417 #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
418#endif
419
420#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
421
422#endif
423
Wolfgang Denk2ae18242010-10-06 09:05:45 +0200424#define CONFIG_PCI_66M
425#ifdef CONFIG_PCI_66M
Timur Tabi7a78f142007-01-31 15:54:29 -0600426#define CONFIG_83XX_CLKIN 66666666 /* in Hz */
427#else
428#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
429#endif
430
Timur Tabi2ad6b512006-10-31 18:44:42 -0600431/* TSEC */
432
433#ifdef CONFIG_TSEC_ENET
434
Timur Tabi2ad6b512006-10-31 18:44:42 -0600435#define CONFIG_MII
Jon Loeliger659e2f62007-07-10 09:10:49 -0500436#define CONFIG_PHY_GIGE /* In case CONFIG_CMD_MII is specified */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600437
Kim Phillips255a35772007-05-16 16:52:19 -0500438#define CONFIG_TSEC1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600439
Kim Phillips255a35772007-05-16 16:52:19 -0500440#ifdef CONFIG_TSEC1
Andy Fleming10327dc2007-08-16 16:35:02 -0500441#define CONFIG_HAS_ETH0
Kim Phillips255a35772007-05-16 16:52:19 -0500442#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200443#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100444#define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600445#define TSEC1_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500446#define TSEC1_FLAGS TSEC_GIGABIT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600447#endif
448
Kim Phillips255a35772007-05-16 16:52:19 -0500449#ifdef CONFIG_TSEC2
Timur Tabi7a78f142007-01-31 15:54:29 -0600450#define CONFIG_HAS_ETH1
Kim Phillips255a35772007-05-16 16:52:19 -0500451#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200452#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600453
Timur Tabi2ad6b512006-10-31 18:44:42 -0600454#define TSEC2_PHY_ADDR 4
455#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500456#define TSEC2_FLAGS TSEC_GIGABIT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600457#endif
458
459#define CONFIG_ETHPRIME "Freescale TSEC"
460
461#endif
462
Timur Tabi2ad6b512006-10-31 18:44:42 -0600463/*
464 * Environment
465 */
Timur Tabi7a78f142007-01-31 15:54:29 -0600466#define CONFIG_ENV_OVERWRITE
467
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200468#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200469 #define CONFIG_ENV_IS_IN_FLASH
Joe Hershberger396abba2011-10-11 23:57:15 -0500470 #define CONFIG_ENV_ADDR \
471 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200472 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */
Joe Hershberger396abba2011-10-11 23:57:15 -0500473 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600474#else
Joe Hershberger396abba2011-10-11 23:57:15 -0500475 #define CONFIG_SYS_NO_FLASH /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200476 #undef CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200477 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
Joe Hershberger396abba2011-10-11 23:57:15 -0500478 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
479 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600480#endif
481
482#define CONFIG_LOADS_ECHO /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200483#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600484
Jon Loeliger8ea54992007-07-04 22:30:06 -0500485/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500486 * BOOTP options
487 */
488#define CONFIG_BOOTP_BOOTFILESIZE
489#define CONFIG_BOOTP_BOOTPATH
490#define CONFIG_BOOTP_GATEWAY
491#define CONFIG_BOOTP_HOSTNAME
492
493
494/*
Jon Loeliger8ea54992007-07-04 22:30:06 -0500495 * Command line configuration.
496 */
Jon Loeliger8ea54992007-07-04 22:30:06 -0500497#define CONFIG_CMD_CACHE
498#define CONFIG_CMD_DATE
499#define CONFIG_CMD_IRQ
Jon Loeliger8ea54992007-07-04 22:30:06 -0500500#define CONFIG_CMD_PING
Valeriy Glushkovb7be63a2009-02-04 18:27:49 +0200501#define CONFIG_CMD_DHCP
Jon Loeliger8ea54992007-07-04 22:30:06 -0500502#define CONFIG_CMD_SDRAM
Timur Tabi2ad6b512006-10-31 18:44:42 -0600503
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300504#if defined(CONFIG_COMPACT_FLASH) || defined(CONFIG_SATA_SIL3114) \
Joe Hershberger396abba2011-10-11 23:57:15 -0500505 || defined(CONFIG_USB_STORAGE)
506 #define CONFIG_DOS_PARTITION
507 #define CONFIG_CMD_FAT
508 #define CONFIG_SUPPORT_VFAT
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200509#endif
510
Timur Tabi2ad6b512006-10-31 18:44:42 -0600511#ifdef CONFIG_COMPACT_FLASH
Joe Hershberger396abba2011-10-11 23:57:15 -0500512 #define CONFIG_CMD_IDE
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200513#endif
514
515#ifdef CONFIG_SATA_SIL3114
Joe Hershberger396abba2011-10-11 23:57:15 -0500516 #define CONFIG_CMD_SATA
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300517#endif
518
519#if defined(CONFIG_SATA_SIL3114) || defined(CONFIG_USB_STORAGE)
Joe Hershberger396abba2011-10-11 23:57:15 -0500520 #define CONFIG_CMD_EXT2
Timur Tabi2ad6b512006-10-31 18:44:42 -0600521#endif
522
523#ifdef CONFIG_PCI
Joe Hershberger396abba2011-10-11 23:57:15 -0500524 #define CONFIG_CMD_PCI
Timur Tabi2ad6b512006-10-31 18:44:42 -0600525#endif
526
Heiko Schocher00f792e2012-10-24 13:48:22 +0200527#ifdef CONFIG_SYS_I2C
Joe Hershberger396abba2011-10-11 23:57:15 -0500528 #define CONFIG_CMD_I2C
Timur Tabi2ad6b512006-10-31 18:44:42 -0600529#endif
530
Timur Tabi2ad6b512006-10-31 18:44:42 -0600531/* Watchdog */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600532#undef CONFIG_WATCHDOG /* watchdog disabled */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600533
534/*
535 * Miscellaneous configurable options
536 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500537#define CONFIG_SYS_LONGHELP /* undef to save memory */
538#define CONFIG_CMDLINE_EDITING /* Command-line editing */
539#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
540#define CONFIG_SYS_HUSH_PARSER /* Use the HUSH parser */
Timur Tabi7a78f142007-01-31 15:54:29 -0600541
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200542#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips05f91a62009-08-26 21:27:37 -0500543#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Timur Tabi7a78f142007-01-31 15:54:29 -0600544
Jon Loeliger8ea54992007-07-04 22:30:06 -0500545#if defined(CONFIG_CMD_KGDB)
Joe Hershberger396abba2011-10-11 23:57:15 -0500546 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600547#else
Joe Hershberger396abba2011-10-11 23:57:15 -0500548 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600549#endif
550
Joe Hershberger396abba2011-10-11 23:57:15 -0500551 /* Print Buffer Size */
552#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
553#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
554 /* Boot Argument Buffer Size */
555#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600556
557/*
558 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700559 * have to be in the first 256 MB of memory, since this is
Timur Tabi2ad6b512006-10-31 18:44:42 -0600560 * the maximum mapped by the Linux kernel during initialization.
561 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500562 /* Initial Memory map for Linux*/
563#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600564
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200565#define CONFIG_SYS_HRCW_LOW (\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600566 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
567 HRCWL_DDR_TO_SCB_CLK_1X1 |\
568 HRCWL_CSB_TO_CLKIN_4X1 |\
569 HRCWL_VCO_1X2 |\
570 HRCWL_CORE_TO_CSB_2X1)
571
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200572#ifdef CONFIG_SYS_LOWBOOT
573#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600574 HRCWH_PCI_HOST |\
Timur Tabi7a78f142007-01-31 15:54:29 -0600575 HRCWH_32_BIT_PCI |\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600576 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi7a78f142007-01-31 15:54:29 -0600577 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600578 HRCWH_CORE_ENABLE |\
579 HRCWH_FROM_0X00000100 |\
580 HRCWH_BOOTSEQ_DISABLE |\
581 HRCWH_SW_WATCHDOG_DISABLE |\
582 HRCWH_ROM_LOC_LOCAL_16BIT |\
583 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger396abba2011-10-11 23:57:15 -0500584 HRCWH_TSEC2M_IN_GMII)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600585#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200586#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600587 HRCWH_PCI_HOST |\
588 HRCWH_32_BIT_PCI |\
589 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi7a78f142007-01-31 15:54:29 -0600590 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600591 HRCWH_CORE_ENABLE |\
592 HRCWH_FROM_0XFFF00100 |\
593 HRCWH_BOOTSEQ_DISABLE |\
594 HRCWH_SW_WATCHDOG_DISABLE |\
595 HRCWH_ROM_LOC_LOCAL_16BIT |\
596 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger396abba2011-10-11 23:57:15 -0500597 HRCWH_TSEC2M_IN_GMII)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600598#endif
599
Timur Tabi7a78f142007-01-31 15:54:29 -0600600/*
601 * System performance
602 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200603#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger396abba2011-10-11 23:57:15 -0500604#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200605#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
606#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
607#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
608#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300609#define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */
610#define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600611
Timur Tabi7a78f142007-01-31 15:54:29 -0600612/*
613 * System IO Config
614 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500615/* Needed for gigabit to work on TSEC 1 */
616#define CONFIG_SYS_SICRH SICRH_TSOBI1
617 /* USB DR as device + USB MPH as host */
618#define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600619
Kim Phillips1a2e2032010-04-20 19:37:54 -0500620#define CONFIG_SYS_HID0_INIT 0x00000000
621#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_INSTRUCTION_CACHE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600622
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200623#define CONFIG_SYS_HID2 HID2_HBE
Becky Bruce31d82672008-05-08 19:02:12 -0500624#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600625
Timur Tabi7a78f142007-01-31 15:54:29 -0600626/* DDR */
Joe Hershberger396abba2011-10-11 23:57:15 -0500627#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500628 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500629 | BATL_MEMCOHERENCE)
630#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
631 | BATU_BL_256M \
632 | BATU_VS \
633 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600634
Timur Tabi7a78f142007-01-31 15:54:29 -0600635/* PCI */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600636#ifdef CONFIG_PCI
Joe Hershberger396abba2011-10-11 23:57:15 -0500637#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500638 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500639 | BATL_MEMCOHERENCE)
640#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
641 | BATU_BL_256M \
642 | BATU_VS \
643 | BATU_VP)
644#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500645 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500646 | BATL_CACHEINHIBIT \
647 | BATL_GUARDEDSTORAGE)
648#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
649 | BATU_BL_256M \
650 | BATU_VS \
651 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600652#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200653#define CONFIG_SYS_IBAT1L 0
654#define CONFIG_SYS_IBAT1U 0
655#define CONFIG_SYS_IBAT2L 0
656#define CONFIG_SYS_IBAT2U 0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600657#endif
658
659#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger396abba2011-10-11 23:57:15 -0500660#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500661 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500662 | BATL_MEMCOHERENCE)
663#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
664 | BATU_BL_256M \
665 | BATU_VS \
666 | BATU_VP)
667#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500668 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500669 | BATL_CACHEINHIBIT \
670 | BATL_GUARDEDSTORAGE)
671#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
672 | BATU_BL_256M \
673 | BATU_VS \
674 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600675#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200676#define CONFIG_SYS_IBAT3L 0
677#define CONFIG_SYS_IBAT3U 0
678#define CONFIG_SYS_IBAT4L 0
679#define CONFIG_SYS_IBAT4U 0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600680#endif
681
682/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500683#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500684 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500685 | BATL_CACHEINHIBIT \
686 | BATL_GUARDEDSTORAGE)
687#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
688 | BATU_BL_256M \
689 | BATU_VS \
690 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600691
692/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500693#define CONFIG_SYS_IBAT6L (0xF0000000 \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500694 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500695 | BATL_MEMCOHERENCE \
696 | BATL_GUARDEDSTORAGE)
697#define CONFIG_SYS_IBAT6U (0xF0000000 \
698 | BATU_BL_256M \
699 | BATU_VS \
700 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600701
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200702#define CONFIG_SYS_IBAT7L 0
703#define CONFIG_SYS_IBAT7U 0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600704
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200705#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
706#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
707#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
708#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
709#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
710#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
711#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
712#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
713#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
714#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
715#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
716#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
717#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
718#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
719#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
720#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Timur Tabi2ad6b512006-10-31 18:44:42 -0600721
Jon Loeliger8ea54992007-07-04 22:30:06 -0500722#if defined(CONFIG_CMD_KGDB)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600723#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600724#endif
725
726
727/*
728 * Environment Configuration
729 */
730#define CONFIG_ENV_OVERWRITE
731
Joe Hershberger396abba2011-10-11 23:57:15 -0500732#define CONFIG_NETDEV "eth0"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600733
Timur Tabi7a78f142007-01-31 15:54:29 -0600734#ifdef CONFIG_MPC8349ITX
Joe Hershberger396abba2011-10-11 23:57:15 -0500735#define CONFIG_HOSTNAME "mpc8349emitx"
Timur Tabi7a78f142007-01-31 15:54:29 -0600736#else
Joe Hershberger396abba2011-10-11 23:57:15 -0500737#define CONFIG_HOSTNAME "mpc8349emitxgp"
Timur Tabi7a78f142007-01-31 15:54:29 -0600738#endif
739
740/* Default path and filenames */
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000741#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000742#define CONFIG_BOOTFILE "uImage"
Joe Hershberger396abba2011-10-11 23:57:15 -0500743 /* U-Boot image on TFTP server */
744#define CONFIG_UBOOTPATH "u-boot.bin"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600745
Timur Tabi7a78f142007-01-31 15:54:29 -0600746#ifdef CONFIG_MPC8349ITX
Joe Hershberger396abba2011-10-11 23:57:15 -0500747#define CONFIG_FDTFILE "mpc8349emitx.dtb"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600748#else
Joe Hershberger396abba2011-10-11 23:57:15 -0500749#define CONFIG_FDTFILE "mpc8349emitxgp.dtb"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600750#endif
751
Kim Phillips05f91a62009-08-26 21:27:37 -0500752#define CONFIG_BOOTDELAY 6
Timur Tabi7a78f142007-01-31 15:54:29 -0600753
Timur Tabi98883332006-10-31 19:14:41 -0600754#define CONFIG_BOOTARGS \
755 "root=/dev/nfs rw" \
Marek Vasut5368c552012-09-23 17:41:24 +0200756 " nfsroot=" __stringify(CONFIG_SERVERIP) ":" CONFIG_ROOTPATH \
757 " ip=" __stringify(CONFIG_IPADDR) ":" \
758 __stringify(CONFIG_SERVERIP) ":" \
759 __stringify(CONFIG_GATEWAYIP) ":" \
760 __stringify(CONFIG_NETMASK) ":" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500761 CONFIG_HOSTNAME ":" CONFIG_NETDEV ":off" \
Marek Vasut5368c552012-09-23 17:41:24 +0200762 " console=" __stringify(CONFIG_CONSOLE) "," __stringify(CONFIG_BAUDRATE)
Timur Tabi98883332006-10-31 19:14:41 -0600763
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100764#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200765 "console=" __stringify(CONFIG_CONSOLE) "\0" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500766 "netdev=" CONFIG_NETDEV "\0" \
767 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200768 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200769 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
770 " +$filesize; " \
771 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
772 " +$filesize; " \
773 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
774 " $filesize; " \
775 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
776 " +$filesize; " \
777 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
778 " $filesize\0" \
Kim Phillips05f91a62009-08-26 21:27:37 -0500779 "fdtaddr=780000\0" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500780 "fdtfile=" CONFIG_FDTFILE "\0"
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600781
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100782#define CONFIG_NFSBOOTCOMMAND \
Timur Tabi7a78f142007-01-31 15:54:29 -0600783 "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500784 " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\
Timur Tabi7a78f142007-01-31 15:54:29 -0600785 " console=$console,$baudrate $othbootargs; " \
786 "tftp $loadaddr $bootfile;" \
787 "tftp $fdtaddr $fdtfile;" \
788 "bootm $loadaddr - $fdtaddr"
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600789
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100790#define CONFIG_RAMBOOTCOMMAND \
Timur Tabi7a78f142007-01-31 15:54:29 -0600791 "setenv bootargs root=/dev/ram rw" \
792 " console=$console,$baudrate $othbootargs; " \
793 "tftp $ramdiskaddr $ramdiskfile;" \
794 "tftp $loadaddr $bootfile;" \
795 "tftp $fdtaddr $fdtfile;" \
796 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600797
Timur Tabi2ad6b512006-10-31 18:44:42 -0600798#endif