blob: a6f73f2df3e908e8ac463f5e3392cebb9db92793 [file] [log] [blame]
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +00001/*
2 * Copyright 2011-2012 Freescale Semiconductor, Inc.
3 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +00005 */
6
7/*
8 * BSC9131 RDB board configuration file
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000014#define CONFIG_NAND_FSL_IFC
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000015
16#ifdef CONFIG_SPIFLASH
17#define CONFIG_RAMBOOT_SPIFLASH
18#define CONFIG_SYS_RAMBOOT
19#define CONFIG_SYS_EXTRA_ENV_RELOC
20#define CONFIG_SYS_TEXT_BASE 0x11000000
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053021#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000022#endif
23
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +053024#ifdef CONFIG_NAND
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +053025#define CONFIG_SPL_INIT_MINIMAL
Prabhakar Kushwahafbe76ae2013-12-11 12:42:11 +053026#define CONFIG_SPL_NAND_BOOT
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +053027#define CONFIG_SPL_FLUSH_IMAGE
28#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
29
30#define CONFIG_SYS_TEXT_BASE 0x00201000
31#define CONFIG_SPL_TEXT_BASE 0xFFFFE000
32#define CONFIG_SPL_MAX_SIZE 8192
33#define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
34#define CONFIG_SPL_RELOC_STACK 0x00100000
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053035#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +053036#define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
37#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
38#define CONFIG_SYS_NAND_U_BOOT_OFFS 0
39#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000040#endif
41
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +053042#ifdef CONFIG_SPL_BUILD
43#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
44#else
45#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
46#endif
47
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000048/* High Level Configuration Options */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000049#define CONFIG_FSL_IFC /* Enable IFC Support */
Ruchika Gupta737537e2014-10-15 11:35:31 +053050#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000051
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000052#define CONFIG_TSEC_ENET
53#define CONFIG_ENV_OVERWRITE
54
55#define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on 9131 RDB */
Priyanka Jain087cf442013-04-01 12:12:45 +053056#if defined(CONFIG_SYS_CLK_100)
57#define CONFIG_SYS_CLK_FREQ 100000000 /* SYSCLK for 9131 RDB */
58#else
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000059#define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for 9131 RDB */
Priyanka Jain087cf442013-04-01 12:12:45 +053060#endif
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000061
62#define CONFIG_HWCONFIG
63/*
64 * These can be toggled for performance analysis, otherwise use default.
65 */
66#define CONFIG_L2_CACHE /* toggle L2 cache */
67#define CONFIG_BTB /* enable branch predition */
68
69#define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */
70#define CONFIG_SYS_MEMTEST_END 0x01ffffff
71
72/* DDR Setup */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000073#undef CONFIG_SYS_DDR_RAW_TIMING
74#undef CONFIG_DDR_SPD
75#define CONFIG_SYS_SPD_BUS_NUM 0
76#define SPD_EEPROM_ADDRESS 0x52 /* I2C access */
77
78#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
79
80#ifndef __ASSEMBLY__
81extern unsigned long get_sdram_size(void);
82#endif
83#define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
84#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
85#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
86
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000087#define CONFIG_DIMM_SLOTS_PER_CTLR 1
88#define CONFIG_CHIP_SELECTS_PER_CTRL 1
89
90#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
91#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
92#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
93
94#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
95#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
96#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
97#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
98
99#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
100#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
101#define CONFIG_SYS_DDR_RCW_1 0x00000000
102#define CONFIG_SYS_DDR_RCW_2 0x00000000
103#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
104#define CONFIG_SYS_DDR_CONTROL_2 0x24401000
105#define CONFIG_SYS_DDR_TIMING_4 0x00000001
106#define CONFIG_SYS_DDR_TIMING_5 0x02401400
107
108#define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
109#define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
110#define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
111#define CONFIG_SYS_DDR_TIMING_2_800 0x0fa888cf
112#define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
113#define CONFIG_SYS_DDR_MODE_1_800 0x00441420
114#define CONFIG_SYS_DDR_MODE_2_800 0x8000c000
115#define CONFIG_SYS_DDR_INTERVAL_800 0x0c300100
116#define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
117
118/*
119 * Base addresses -- Note these are effective addresses where the
120 * actual resources get mapped (not physical addresses)
121 */
122/* relocated CCSRBAR */
123#define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
124#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT
125
126#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses */
127 /* CONFIG_SYS_IMMR */
Priyanka Jain765b0bd2013-04-04 09:31:54 +0530128/* DSP CCSRBAR */
129#define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
130#define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000131
132/*
133 * Memory map
134 *
135 * 0x0000_0000 0x3FFF_FFFF DDR 1G cacheable
136 * 0x8800_0000 0x8810_0000 IFC internal SRAM 1M
Priyanka Jain765b0bd2013-04-04 09:31:54 +0530137 * 0xB000_0000 0xB0FF_FFFF DSP core M2 memory 16M
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000138 * 0xC100_0000 0xC13F_FFFF MAPLE-2F 4M
139 * 0xC1F0_0000 0xC1F3_FFFF PA L2 SRAM Region 0 256K
140 * 0xC1F8_0000 0xC1F9_FFFF PA L2 SRAM Region 1 128K
141 * 0xFED0_0000 0xFED0_3FFF SEC Secured RAM 16K
Priyanka Jain765b0bd2013-04-04 09:31:54 +0530142 * 0xFF60_0000 0xFF6F_FFFF DSP CCSR 1M
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000143 * 0xFF70_0000 0xFF7F_FFFF PA CCSR 1M
144 * 0xFF80_0000 0xFFFF_FFFF Boot Page & NAND flash buffer 8M
145 *
146 */
147
148/*
149 * IFC Definitions
150 */
151#define CONFIG_SYS_NO_FLASH
152
153/* NAND Flash on IFC */
154#define CONFIG_SYS_NAND_BASE 0xff800000
155#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
156
157#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
158 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit*/ \
159 | CSPR_MSEL_NAND /* MSEL = NAND */ \
160 | CSPR_V)
161#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
162
163#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
164 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
165 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
166 | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \
167 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
168 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
169 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
170
171/* NAND Flash Timing Params */
Prabhakar Kushwaha4544fd22013-09-10 17:33:12 +0530172#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \
173 | FTIM0_NAND_TWP(0x05) \
174 | FTIM0_NAND_TWCHT(0x02) \
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000175 | FTIM0_NAND_TWH(0x04))
Prabhakar Kushwaha4544fd22013-09-10 17:33:12 +0530176#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1C) \
177 | FTIM1_NAND_TWBE(0x1E) \
178 | FTIM1_NAND_TRR(0x07) \
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000179 | FTIM1_NAND_TRP(0x05))
180#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \
181 | FTIM2_NAND_TREH(0x04) \
Prabhakar Kushwaha4544fd22013-09-10 17:33:12 +0530182 | FTIM2_NAND_TWHRE(0x11))
183#define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000184
185#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
186#define CONFIG_SYS_MAX_NAND_DEVICE 1
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000187#define CONFIG_CMD_NAND
188#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
189
190#define CONFIG_SYS_NAND_DDR_LAW 11
191
192/* Set up IFC registers for boot location NAND */
193#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
194#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
195#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
196#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
197#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
198#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
199#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
200
201#define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */
202
203#define CONFIG_SYS_INIT_RAM_LOCK
204#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
York Sunb39d1212016-04-06 13:22:10 -0700205#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000/* End of used area in RAM */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000206
York Sunb39d1212016-04-06 13:22:10 -0700207#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000208 - GENERATED_GBL_DATA_SIZE)
209#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
210
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530211#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000212#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
213
214/* Serial Port */
215#define CONFIG_CONS_INDEX 1
216#undef CONFIG_SERIAL_SOFTWARE_FIFO
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000217#define CONFIG_SYS_NS16550_SERIAL
218#define CONFIG_SYS_NS16550_REG_SIZE 1
219#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +0530220#ifdef CONFIG_SPL_BUILD
221#define CONFIG_NS16550_MIN_FUNCTIONS
222#endif
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000223
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000224#define CONFIG_SYS_BAUDRATE_TABLE \
225 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
226
227#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
228
Heiko Schocher00f792e2012-10-24 13:48:22 +0200229#define CONFIG_SYS_I2C
230#define CONFIG_SYS_I2C_FSL
231#define CONFIG_SYS_FSL_I2C_SPEED 400000
232#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
233#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000234
235/* I2C EEPROM */
236#define CONFIG_CMD_EEPROM
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000237#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
238#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
239#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
240
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000241/* eSPI - Enhanced SPI */
242#ifdef CONFIG_FSL_ESPI
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000243#define CONFIG_SF_DEFAULT_SPEED 10000000
244#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
245#endif
246
247#if defined(CONFIG_TSEC_ENET)
248
249#define CONFIG_MII /* MII PHY management */
250#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
251#define CONFIG_TSEC1 1
252#define CONFIG_TSEC1_NAME "eTSEC1"
253#define CONFIG_TSEC2 1
254#define CONFIG_TSEC2_NAME "eTSEC2"
255
256#define TSEC1_PHY_ADDR 0
257#define TSEC2_PHY_ADDR 3
258
259#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
260#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
261
262#define TSEC1_PHYIDX 0
263
264#define TSEC2_PHYIDX 0
265
266#define CONFIG_ETHPRIME "eTSEC1"
267
268#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
269
270#endif /* CONFIG_TSEC_ENET */
271
272/*
273 * Environment
274 */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000275#if defined(CONFIG_RAMBOOT_SPIFLASH)
276#define CONFIG_ENV_IS_IN_SPI_FLASH
277#define CONFIG_ENV_SPI_BUS 0
278#define CONFIG_ENV_SPI_CS 0
279#define CONFIG_ENV_SPI_MAX_HZ 10000000
280#define CONFIG_ENV_SPI_MODE 0
281#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
282#define CONFIG_ENV_SECT_SIZE 0x10000
283#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +0530284#elif defined(CONFIG_NAND)
285#define CONFIG_ENV_IS_IN_NAND
286#define CONFIG_SYS_EXTRA_ENV_RELOC
287#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +0530288#define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +0530289#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
290#elif defined(CONFIG_SYS_RAMBOOT)
291#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000292#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +0530293#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000294#endif
295
296#define CONFIG_LOADS_ECHO /* echo on for serial download */
297#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
298
299/*
300 * Command line configuration.
301 */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000302#define CONFIG_CMD_ERRATA
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000303#define CONFIG_CMD_IRQ
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000304#define CONFIG_DOS_PARTITION
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000305#define CONFIG_CMD_REGINFO
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000306
307/*
308 * Miscellaneous configurable options
309 */
310#define CONFIG_SYS_LONGHELP /* undef to save memory */
311#define CONFIG_CMDLINE_EDITING /* Command-line editing */
312#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
313#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000314
315#if defined(CONFIG_CMD_KGDB)
316#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
317#else
318#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
319#endif
320#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
321 /* Print Buffer Size */
322#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
323#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000324
325/*
326 * For booting Linux, the board info and command line data
327 * have to be in the first 64 MB of memory, since this is
328 * the maximum mapped by the Linux kernel during initialization.
329 */
330#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
331#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
332
333#if defined(CONFIG_CMD_KGDB)
334#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000335#endif
336
Ruchika Gupta737537e2014-10-15 11:35:31 +0530337/* Hash command with SHA acceleration supported in hardware */
338#ifdef CONFIG_FSL_CAAM
339#define CONFIG_CMD_HASH
340#define CONFIG_SHA_HW_ACCEL
341#endif
342
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000343#define CONFIG_USB_EHCI
344
345#ifdef CONFIG_USB_EHCI
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000346#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
347#define CONFIG_USB_EHCI_FSL
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000348#define CONFIG_HAS_FSL_DR_USB
349#endif
350
351/*
Ashish Kumar7ac1a242014-10-07 18:02:23 +0530352 * Dynamic MTD Partition support with mtdparts
353 */
354#define CONFIG_MTD_DEVICE
355#define CONFIG_MTD_PARTITIONS
356#define CONFIG_CMD_MTDPARTS
357#define MTDIDS_DEFAULT "nand0=ff800000.flash,"
358#define MTDPARTS_DEFAULT "mtdparts=ff800000.flash:1m(uboot)," \
359 "8m(kernel),512k(dtb),-(fs)"
Ashish Kumar7ac1a242014-10-07 18:02:23 +0530360
361/*
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000362 * Environment Configuration
363 */
364
365#if defined(CONFIG_TSEC_ENET)
366#define CONFIG_HAS_ETH0
367#endif
368
369#define CONFIG_HOSTNAME BSC9131rdb
370#define CONFIG_ROOTPATH "/opt/nfsroot"
371#define CONFIG_BOOTFILE "uImage"
372#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
373
374#define CONFIG_BAUDRATE 115200
375
376#define CONFIG_EXTRA_ENV_SETTINGS \
377 "netdev=eth0\0" \
378 "uboot=" CONFIG_UBOOTPATH "\0" \
379 "loadaddr=1000000\0" \
380 "bootfile=uImage\0" \
381 "consoledev=ttyS0\0" \
382 "ramdiskaddr=2000000\0" \
383 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500384 "fdtaddr=1e00000\0" \
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000385 "fdtfile=bsc9131rdb.dtb\0" \
386 "bdev=sda1\0" \
387 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
Priyanka Jain1d2949a2013-04-04 14:40:32 +0530388 "bootm_size=0x37000000\0" \
389 "othbootargs=ramdisk_size=600000 " \
390 "default_hugepagesz=256m hugepagesz=256m hugepages=1\0" \
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000391 "usbext2boot=setenv bootargs root=/dev/ram rw " \
392 "console=$consoledev,$baudrate $othbootargs; " \
393 "usb start;" \
394 "ext2load usb 0:4 $loadaddr $bootfile;" \
395 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
396 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
397 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
398
399#define CONFIG_RAMBOOTCOMMAND \
400 "setenv bootargs root=/dev/ram rw " \
401 "console=$consoledev,$baudrate $othbootargs; " \
402 "tftp $ramdiskaddr $ramdiskfile;" \
403 "tftp $loadaddr $bootfile;" \
404 "tftp $fdtaddr $fdtfile;" \
405 "bootm $loadaddr $ramdiskaddr $fdtaddr"
406
407#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
408
409#endif /* __CONFIG_H */