blob: 28ff82108e7d54ee0a5f8323ac77820ec5ccdbde [file] [log] [blame]
Jagan Teki4927e2e2018-08-02 23:15:34 +05301// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright (C) 2018 Amarula Solutions B.V.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 */
6
7#include <common.h>
8#include <clk-uclass.h>
9#include <dm.h>
10#include <errno.h>
Samuel Holland21d314a2021-09-12 11:48:43 -050011#include <clk/sunxi.h>
Jagan Teki4927e2e2018-08-02 23:15:34 +053012#include <dt-bindings/clock/sun6i-a31-ccu.h>
13#include <dt-bindings/reset/sun6i-a31-ccu.h>
Simon Glasscd93d622020-05-10 11:40:13 -060014#include <linux/bitops.h>
Jagan Teki4927e2e2018-08-02 23:15:34 +053015
16static struct ccu_clk_gate a31_gates[] = {
Andre Przywarabb3e5aa2019-01-29 15:54:09 +000017 [CLK_AHB1_MMC0] = GATE(0x060, BIT(8)),
18 [CLK_AHB1_MMC1] = GATE(0x060, BIT(9)),
19 [CLK_AHB1_MMC2] = GATE(0x060, BIT(10)),
20 [CLK_AHB1_MMC3] = GATE(0x060, BIT(11)),
Jagan Teki68620c92019-02-28 00:26:57 +053021 [CLK_AHB1_EMAC] = GATE(0x060, BIT(17)),
Jagan Teki82111462019-02-27 20:02:06 +053022 [CLK_AHB1_SPI0] = GATE(0x060, BIT(20)),
23 [CLK_AHB1_SPI1] = GATE(0x060, BIT(21)),
24 [CLK_AHB1_SPI2] = GATE(0x060, BIT(22)),
25 [CLK_AHB1_SPI3] = GATE(0x060, BIT(23)),
Jagan Teki4927e2e2018-08-02 23:15:34 +053026 [CLK_AHB1_OTG] = GATE(0x060, BIT(24)),
27 [CLK_AHB1_EHCI0] = GATE(0x060, BIT(26)),
28 [CLK_AHB1_EHCI1] = GATE(0x060, BIT(27)),
29 [CLK_AHB1_OHCI0] = GATE(0x060, BIT(29)),
30 [CLK_AHB1_OHCI1] = GATE(0x060, BIT(30)),
31 [CLK_AHB1_OHCI2] = GATE(0x060, BIT(31)),
32
Jagan Teki4acc7112018-12-30 21:29:24 +053033 [CLK_APB2_UART0] = GATE(0x06c, BIT(16)),
34 [CLK_APB2_UART1] = GATE(0x06c, BIT(17)),
35 [CLK_APB2_UART2] = GATE(0x06c, BIT(18)),
36 [CLK_APB2_UART3] = GATE(0x06c, BIT(19)),
37 [CLK_APB2_UART4] = GATE(0x06c, BIT(20)),
38 [CLK_APB2_UART5] = GATE(0x06c, BIT(21)),
39
Jagan Teki82111462019-02-27 20:02:06 +053040 [CLK_SPI0] = GATE(0x0a0, BIT(31)),
41 [CLK_SPI1] = GATE(0x0a4, BIT(31)),
42 [CLK_SPI2] = GATE(0x0a8, BIT(31)),
43 [CLK_SPI3] = GATE(0x0ac, BIT(31)),
44
Jagan Teki4927e2e2018-08-02 23:15:34 +053045 [CLK_USB_PHY0] = GATE(0x0cc, BIT(8)),
46 [CLK_USB_PHY1] = GATE(0x0cc, BIT(9)),
47 [CLK_USB_PHY2] = GATE(0x0cc, BIT(10)),
48 [CLK_USB_OHCI0] = GATE(0x0cc, BIT(16)),
49 [CLK_USB_OHCI1] = GATE(0x0cc, BIT(17)),
50 [CLK_USB_OHCI2] = GATE(0x0cc, BIT(18)),
51};
52
53static struct ccu_reset a31_resets[] = {
54 [RST_USB_PHY0] = RESET(0x0cc, BIT(0)),
55 [RST_USB_PHY1] = RESET(0x0cc, BIT(1)),
56 [RST_USB_PHY2] = RESET(0x0cc, BIT(2)),
57
Andre Przywarabb3e5aa2019-01-29 15:54:09 +000058 [RST_AHB1_MMC0] = RESET(0x2c0, BIT(8)),
59 [RST_AHB1_MMC1] = RESET(0x2c0, BIT(9)),
60 [RST_AHB1_MMC2] = RESET(0x2c0, BIT(10)),
61 [RST_AHB1_MMC3] = RESET(0x2c0, BIT(11)),
Jagan Teki68620c92019-02-28 00:26:57 +053062 [RST_AHB1_EMAC] = RESET(0x2c0, BIT(17)),
Jagan Teki82111462019-02-27 20:02:06 +053063 [RST_AHB1_SPI0] = RESET(0x2c0, BIT(20)),
64 [RST_AHB1_SPI1] = RESET(0x2c0, BIT(21)),
65 [RST_AHB1_SPI2] = RESET(0x2c0, BIT(22)),
66 [RST_AHB1_SPI3] = RESET(0x2c0, BIT(23)),
Jagan Teki4927e2e2018-08-02 23:15:34 +053067 [RST_AHB1_OTG] = RESET(0x2c0, BIT(24)),
68 [RST_AHB1_EHCI0] = RESET(0x2c0, BIT(26)),
69 [RST_AHB1_EHCI1] = RESET(0x2c0, BIT(27)),
70 [RST_AHB1_OHCI0] = RESET(0x2c0, BIT(29)),
71 [RST_AHB1_OHCI1] = RESET(0x2c0, BIT(30)),
72 [RST_AHB1_OHCI2] = RESET(0x2c0, BIT(31)),
Jagan Teki8606f962018-12-30 21:37:31 +053073
74 [RST_APB2_UART0] = RESET(0x2d8, BIT(16)),
75 [RST_APB2_UART1] = RESET(0x2d8, BIT(17)),
76 [RST_APB2_UART2] = RESET(0x2d8, BIT(18)),
77 [RST_APB2_UART3] = RESET(0x2d8, BIT(19)),
78 [RST_APB2_UART4] = RESET(0x2d8, BIT(20)),
79 [RST_APB2_UART5] = RESET(0x2d8, BIT(21)),
Jagan Teki4927e2e2018-08-02 23:15:34 +053080};
81
82static const struct ccu_desc a31_ccu_desc = {
83 .gates = a31_gates,
84 .resets = a31_resets,
85};
86
87static int a31_clk_bind(struct udevice *dev)
88{
89 return sunxi_reset_bind(dev, ARRAY_SIZE(a31_resets));
90}
91
92static const struct udevice_id a31_clk_ids[] = {
93 { .compatible = "allwinner,sun6i-a31-ccu",
94 .data = (ulong)&a31_ccu_desc },
95 { }
96};
97
98U_BOOT_DRIVER(clk_sun6i_a31) = {
99 .name = "sun6i_a31_ccu",
100 .id = UCLASS_CLK,
101 .of_match = a31_clk_ids,
Simon Glass41575d82020-12-03 16:55:17 -0700102 .priv_auto = sizeof(struct ccu_priv),
Jagan Teki4927e2e2018-08-02 23:15:34 +0530103 .ops = &sunxi_clk_ops,
104 .probe = sunxi_clk_probe,
105 .bind = a31_clk_bind,
106};