blob: ce4ea1f8dbe9fb0469258223aa58d5b310b19dc0 [file] [log] [blame]
Stefan Roese5e4b3362005-08-22 17:51:53 +02001/*
2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22
23 */
24
25/*************************************************************************
26 * (c) 2005 esd gmbh Hannover
27 *
28 *
29 * from IceCube.h file
30 * by Reinhard Arlt reinhard.arlt@esd-electronics.com
31 *
32 *************************************************************************/
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/*
38 * High Level Configuration Options
39 * (easy to change)
40 */
41
42#define CONFIG_MPC5200 1 /* This is an MPC5xxx CPU */
43#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
44#define CONFIG_ICECUBE 1 /* ... on IceCube board */
45#define CONFIG_CPCI5200 1 /* ... on CPCI5200 board */
46#define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */
47
48#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
49
50#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
51#define BOOTFLAG_WARM 0x02 /* Software reboot */
52
Stefan Roese5e4b3362005-08-22 17:51:53 +020053/*
54 * Serial console configuration
55 */
56#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
57#define CONFIG_BAUDRATE 9600 /* ... at 115200 bps */
58#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
59
60#ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
61/*
62 * PCI Mapping:
63 * 0x40000000 - 0x4fffffff - PCI Memory
64 * 0x50000000 - 0x50ffffff - PCI IO Space
65 */
66#if 1
67#define CONFIG_PCI 1
68#if 1
69#define CONFIG_PCI_PNP 1
70#endif
71#define CONFIG_PCI_SCAN_SHOW 1
72
73#define CONFIG_PCI_MEM_BUS 0x40000000
74#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
75#define CONFIG_PCI_MEM_SIZE 0x10000000
76
77#define CONFIG_PCI_IO_BUS 0x50000000
78#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
79#define CONFIG_PCI_IO_SIZE 0x01000000
80#endif
Marian Balakowicz63ff0042005-10-28 22:30:33 +020081
82#define CONFIG_MII
Stefan Roese5e4b3362005-08-22 17:51:53 +020083#if 0 /* test-only !!! */
84#define CONFIG_NET_MULTI 1
85#define CONFIG_EEPRO100 1
86#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
87#define CONFIG_NS8382X 1
88#endif
89
Stefan Roese5e4b3362005-08-22 17:51:53 +020090#endif
91
92/* Partitions */
93#define CONFIG_MAC_PARTITION
94#define CONFIG_DOS_PARTITION
95
96/* USB */
97#if 0
98#define CONFIG_USB_OHCI
Stefan Roese5e4b3362005-08-22 17:51:53 +020099#define CONFIG_USB_STORAGE
Stefan Roese5e4b3362005-08-22 17:51:53 +0200100#endif
101
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500102/*
Jon Loeliger80ff4f92007-07-10 09:29:01 -0500103 * BOOTP options
104 */
105#define CONFIG_BOOTP_BOOTFILESIZE
106#define CONFIG_BOOTP_BOOTPATH
107#define CONFIG_BOOTP_GATEWAY
108#define CONFIG_BOOTP_HOSTNAME
109
110
111/*
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500112 * Command line configuration.
113 */
114#include <config_cmd_default.h>
115
116#if defined(CONFIG_PCI)
117#define CONFIG_CMD_PCI
118#endif
119
120#define CONFIG_CMD_EEPROM
121#define CONFIG_CMD_FAT
122#define CONFIG_CMD_IDE
123#define CONFIG_CMD_I2C
124#define CONFIG_CMD_BSP
125#define CONFIG_CMD_ELF
126#define CONFIG_CMD_EXT2
127#define CONFIG_CMD_DATE
128
Stefan Roese5e4b3362005-08-22 17:51:53 +0200129#if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
130# define CFG_LOWBOOT 1
131# define CFG_LOWBOOT16 1
132#endif
133#if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
134# define CFG_LOWBOOT 1
135# define CFG_LOWBOOT08 1
136#endif
137
138/*
139 * Autobooting
140 */
141#define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
142
143#define CONFIG_PREBOOT "echo;" \
144 "echo Welcome to esd CPU CPCI/5200;" \
145 "echo"
146
147#undef CONFIG_BOOTARGS
148
149#define CONFIG_EXTRA_ENV_SETTINGS \
150 "netdev=eth0\0" \
151 "flash_vxworks0=run ata_vxworks_args;setenv loadaddr ff000000;bootvx\0" \
152 "flash_vxworks1=run ata_vxworks_args;setenv loadaddr ff200000:bootvx\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100153 "net_vxworks=phypower 1;sleep 2;tftp ${loadaddr} ${image};run vxworks_args;bootvx\0" \
154 "vxworks_args=setenv bootargs fec(0,0)${host}:${image} h=${serverip} e=${ipaddr} g=${gatewayip} u=${user} ${pass} tn=${target} s=${script}\0" \
155 "ata_vxworks_args=setenv bootargs /ata0/vxWorks h=${serverip} e=${ipaddr} g=${gatewayip} u=${user} ${pass} tn=${target} s=${script} o=fec0 \0" \
Stefan Roese5e4b3362005-08-22 17:51:53 +0200156 "loadaddr=01000000\0" \
157 "serverip=192.168.2.99\0" \
158 "gatewayip=10.0.0.79\0" \
159 "user=mu\0" \
160 "target=cpci5200.esd\0" \
161 "script=cpci5200.bat\0" \
162 "image=/tftpboot/vxWorks_cpci5200\0" \
163 "ipaddr=10.0.13.196\0" \
164 "netmask=255.255.0.0\0" \
165 ""
166
167#define CONFIG_BOOTCOMMAND "run flash_vxworks0"
168
169#if defined(CONFIG_MPC5200)
170
171#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
172#define CFG_NVRAM_BASE_ADDR 0xfd010000
173#define CFG_NVRAM_SIZE 32*1024
174
175/*
176 * IPB Bus clocking configuration.
177 */
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200178#undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200179#endif
180/*
181 * I2C configuration
182 */
183#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
184#define CFG_I2C_MODULE 1 /* Select I2C module #1 or #2 */
185
186#define CFG_I2C_SPEED 86000 /* 100 kHz */
187#define CFG_I2C_SLAVE 0x7F
188
189/*
190 * EEPROM configuration
191 */
192#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
193#define CFG_I2C_EEPROM_ADDR_LEN 2
194#define CFG_EEPROM_PAGE_WRITE_BITS 5
195#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
196#define CFG_I2C_MULTI_EEPROMS 1
197/*
198 * Flash configuration
199 */
200
201#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
202#define CFG_FLASH_BASE 0xFE000000
203#define CFG_FLASH_SIZE 0x02000000
204#define CFG_FLASH_INCREMENT 0x01000000
205#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00000000)
206#define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
207#define CFG_MAX_FLASH_SECT 128
208
209#define CFG_FLASH_PROTECTION 1 /* use hardware protection */
210#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
211
212#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
213#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
214
215/*
216 * Environment settings
217 */
218#if 1 /* test-only */
219#define CFG_ENV_IS_IN_FLASH 1
220#define CFG_ENV_SIZE 0x20000
221#define CFG_ENV_SECT_SIZE 0x20000
222#define CONFIG_ENV_OVERWRITE 1
223#else
224#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
225#define CFG_ENV_OFFSET 0x0000 /* environment starts at the beginning of the EEPROM */
226#define CFG_ENV_SIZE 0x0400 /* 8192 bytes may be used for env vars */
227 /* total size of a CAT24WC32 is 8192 bytes */
228#define CONFIG_ENV_OVERWRITE 1
229#endif
230
231/*
232 * Memory map
233 */
234#define CFG_MBAR 0xF0000000
235#define CFG_SDRAM_BASE 0x00000000
236#define CFG_DEFAULT_MBAR 0x80000000
237
238/* Use SRAM until RAM will be available */
239#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
240#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
241
242#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
243#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
244#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
245
246#define CFG_MONITOR_BASE TEXT_BASE
247#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
248# define CFG_RAMBOOT 1
249#endif
250
251#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
252#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
253#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
254
255/*
256 * Ethernet configuration
257 */
258#define CONFIG_MPC5xxx_FEC 1
259/*
260 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
261 */
262/* #define CONFIG_FEC_10MBIT 1 */
263#define CONFIG_PHY_ADDR 0x00
264#define CONFIG_UDP_CHECKSUM 1
265
266/*
267 * GPIO configuration
268 */
269#define CFG_GPS_PORT_CONFIG 0x01052444
270
271/*
272 * Miscellaneous configurable options
273 */
274#define CFG_LONGHELP /* undef to save memory */
275#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500276#if defined(CONFIG_CMD_KGDB)
Stefan Roese5e4b3362005-08-22 17:51:53 +0200277#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
278#else
279#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
280#endif
281#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
282#define CFG_MAXARGS 16 /* max number of command args */
283#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
284
285#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
286#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
287
288#define CFG_LOAD_ADDR 0x100000 /* default load address */
289
290#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
291
292#define CFG_VXWORKS_MAC_PTR 0x00000000 /* Pass Ethernet MAC to VxWorks */
293
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500294#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
295#if defined(CONFIG_CMD_KGDB)
296# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
297#endif
298
Stefan Roese5e4b3362005-08-22 17:51:53 +0200299/*
300 * Various low-level settings
301 */
302#if defined(CONFIG_MPC5200)
303#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
304#define CFG_HID0_FINAL HID0_ICE
305#else
306#define CFG_HID0_INIT 0
307#define CFG_HID0_FINAL 0
308#endif
309
310#define CFG_BOOTCS_START CFG_FLASH_BASE
311#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
312#define CFG_BOOTCS_CFG 0x0004DD00
313
314#define CFG_CS0_START CFG_FLASH_BASE
315#define CFG_CS0_SIZE CFG_FLASH_SIZE
316
317#define CFG_CS1_START 0xfd000000
318#define CFG_CS1_SIZE 0x00010000
319#define CFG_CS1_CFG 0x10101410
320
321#define CFG_CS3_START 0xfd010000
322#define CFG_CS3_SIZE 0x00010000
323#define CFG_CS3_CFG 0x10109410
324
325#define CFG_CS_BURST 0x00000000
326#define CFG_CS_DEADCYCLE 0x33333333
327
328#define CFG_RESET_ADDRESS 0xff000000
329
330/*-----------------------------------------------------------------------
331 * USB stuff
332 *-----------------------------------------------------------------------
333 */
334#define CONFIG_USB_CLOCK 0x0001BBBB
335#define CONFIG_USB_CONFIG 0x00001000
336
337/*-----------------------------------------------------------------------
338 * IDE/ATA stuff Supports IDE harddisk
339 *-----------------------------------------------------------------------
340 */
341
342#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
343
344#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
345#undef CONFIG_IDE_LED /* LED for ide not supported */
346
347#define CONFIG_IDE_RESET /* reset for ide supported */
348#define CONFIG_IDE_PREINIT
349
350#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
351#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
352
353#define CFG_ATA_IDE0_OFFSET 0x0000
354
355#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
356
357/* Offset for data I/O */
358#define CFG_ATA_DATA_OFFSET (0x0060)
359
360/* Offset for normal register accesses */
361#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
362
363/* Offset for alternate registers */
364#define CFG_ATA_ALT_OFFSET (0x005C)
365
366/* Interval between registers */
367#define CFG_ATA_STRIDE 4
368
369/*-----------------------------------------------------------------------
370 * CPLD stuff
371 */
372#define CFG_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
373#define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
374
375/* CPLD program pin configuration */
376#define CFG_FPGA_PRG 0x20000000 /* JTAG TMS pin (ppc output) */
377#define CFG_FPGA_CLK 0x10000000 /* JTAG TCK pin (ppc output) */
378#define CFG_FPGA_DATA 0x20000000 /* JTAG TDO->TDI data pin (ppc output) */
379#define CFG_FPGA_DONE 0x10000000 /* JTAG TDI->TDO pin (ppc input) */
380
381#define JTAG_GPIO_ADDR_TMS (CFG_MBAR + 0xB10) /* JTAG TMS pin (GPS data out value reg.) */
382#define JTAG_GPIO_ADDR_TCK (CFG_MBAR + 0xC0C) /* JTAG TCK pin (GPW data out value reg.) */
383#define JTAG_GPIO_ADDR_TDI (CFG_MBAR + 0xC0C) /* JTAG TDO->TDI pin (GPW data out value reg.) */
384#define JTAG_GPIO_ADDR_TDO (CFG_MBAR + 0xB14) /* JTAG TDI->TDO pin (GPS data in value reg.) */
385
386#define JTAG_GPIO_ADDR_CFG (CFG_MBAR + 0xB00)
387#define JTAG_GPIO_CFG_SET 0x00000000
388#define JTAG_GPIO_CFG_RESET 0x00F00000
389
390#define JTAG_GPIO_ADDR_EN_TMS (CFG_MBAR + 0xB04)
391#define JTAG_GPIO_TMS_EN_SET 0x20000000 /* Enable for GPIO */
392#define JTAG_GPIO_TMS_EN_RESET 0x00000000
393#define JTAG_GPIO_ADDR_DDR_TMS (CFG_MBAR + 0xB0C)
394#define JTAG_GPIO_TMS_DDR_SET 0x20000000 /* Set as output */
395#define JTAG_GPIO_TMS_DDR_RESET 0x00000000
396
397#define JTAG_GPIO_ADDR_EN_TCK (CFG_MBAR + 0xC00)
398#define JTAG_GPIO_TCK_EN_SET 0x20000000 /* Enable for GPIO */
399#define JTAG_GPIO_TCK_EN_RESET 0x00000000
400#define JTAG_GPIO_ADDR_DDR_TCK (CFG_MBAR + 0xC08)
401#define JTAG_GPIO_TCK_DDR_SET 0x20000000 /* Set as output */
402#define JTAG_GPIO_TCK_DDR_RESET 0x00000000
403
404#define JTAG_GPIO_ADDR_EN_TDI (CFG_MBAR + 0xC00)
405#define JTAG_GPIO_TDI_EN_SET 0x10000000 /* Enable as GPIO */
406#define JTAG_GPIO_TDI_EN_RESET 0x00000000
407#define JTAG_GPIO_ADDR_DDR_TDI (CFG_MBAR + 0xC08)
408#define JTAG_GPIO_TDI_DDR_SET 0x10000000 /* Set as output */
409#define JTAG_GPIO_TDI_DDR_RESET 0x00000000
410
411#define JTAG_GPIO_ADDR_EN_TDO (CFG_MBAR + 0xB04)
412#define JTAG_GPIO_TDO_EN_SET 0x10000000 /* Enable as GPIO */
413#define JTAG_GPIO_TDO_EN_RESET 0x00000000
414#define JTAG_GPIO_ADDR_DDR_TDO (CFG_MBAR + 0xB0C)
415#define JTAG_GPIO_TDO_DDR_SET 0x00000000
416#define JTAG_GPIO_TDO_DDR_RESET 0x10000000 /* Set as input */
417
418#endif /* __CONFIG_H */