blob: dc3e9d6a26151bc198f4349a7fcd51ebcd9daf08 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Simon Glassf26c8a82015-06-23 15:39:15 -06002/*
3 * Copyright (C) 2015 Google, Inc
4 * Written by Simon Glass <sjg@chromium.org>
Stephen Warren135aa952016-06-17 09:44:00 -06005 * Copyright (c) 2016, NVIDIA CORPORATION.
Philipp Tomsichf4fcba52018-01-08 13:59:18 +01006 * Copyright (c) 2018, Theobroma Systems Design und Consulting GmbH
Simon Glassf26c8a82015-06-23 15:39:15 -06007 */
8
Patrick Delaunayb953ec22021-04-27 11:02:19 +02009#define LOG_CATEGORY UCLASS_CLK
10
Simon Glassf26c8a82015-06-23 15:39:15 -060011#include <common.h>
12#include <clk.h>
Stephen Warren135aa952016-06-17 09:44:00 -060013#include <clk-uclass.h>
Simon Glassf26c8a82015-06-23 15:39:15 -060014#include <dm.h>
Simon Glass7423daa2016-07-04 11:58:03 -060015#include <dt-structs.h>
Simon Glassf26c8a82015-06-23 15:39:15 -060016#include <errno.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060017#include <log.h>
Simon Glass336d4612020-02-03 07:36:16 -070018#include <malloc.h>
Patrick Delaunay572c4462021-11-19 15:12:06 +010019#include <asm/global_data.h>
Sean Anderson8c12cb32021-04-08 22:13:03 -040020#include <dm/device_compat.h>
Claudiu Beznea4d139f32020-09-07 17:46:34 +030021#include <dm/device-internal.h>
Simon Glass61b29b82020-02-03 07:36:15 -070022#include <dm/devres.h>
23#include <dm/read.h>
Simon Glasseb41d8a2020-05-10 11:40:08 -060024#include <linux/bug.h>
Lukasz Majewski0c660c22019-06-24 15:50:42 +020025#include <linux/clk-provider.h>
Simon Glass61b29b82020-02-03 07:36:15 -070026#include <linux/err.h>
Simon Glassf26c8a82015-06-23 15:39:15 -060027
Mario Six268453b2018-01-15 11:06:51 +010028static inline const struct clk_ops *clk_dev_ops(struct udevice *dev)
Simon Glassf26c8a82015-06-23 15:39:15 -060029{
Mario Six268453b2018-01-15 11:06:51 +010030 return (const struct clk_ops *)dev->driver->ops;
Simon Glassf26c8a82015-06-23 15:39:15 -060031}
32
Simon Glassfb989e02020-07-19 10:15:56 -060033struct clk *dev_get_clk_ptr(struct udevice *dev)
34{
35 return (struct clk *)dev_get_uclass_priv(dev);
36}
37
Simon Glass414cc152021-08-07 07:24:03 -060038#if CONFIG_IS_ENABLED(OF_PLATDATA)
Simon Glassf0ab8f92021-08-07 07:24:09 -060039int clk_get_by_phandle(struct udevice *dev, const struct phandle_1_arg *cells,
40 struct clk *clk)
Simon Glass7423daa2016-07-04 11:58:03 -060041{
42 int ret;
43
Simon Glasscc469b72021-03-15 17:25:28 +130044 ret = device_get_by_ofplat_idx(cells->idx, &clk->dev);
Simon Glass7423daa2016-07-04 11:58:03 -060045 if (ret)
46 return ret;
Walter Lozano51f12632020-06-25 01:10:13 -030047 clk->id = cells->arg[0];
Simon Glass7423daa2016-07-04 11:58:03 -060048
49 return 0;
50}
Simon Glass414cc152021-08-07 07:24:03 -060051#endif
52
53#if CONFIG_IS_ENABLED(OF_REAL)
Stephen Warren135aa952016-06-17 09:44:00 -060054static int clk_of_xlate_default(struct clk *clk,
Simon Glassa4e0ef52017-05-18 20:09:40 -060055 struct ofnode_phandle_args *args)
Stephen Warren135aa952016-06-17 09:44:00 -060056{
57 debug("%s(clk=%p)\n", __func__, clk);
58
59 if (args->args_count > 1) {
Sean Anderson46ad7ce2021-12-01 14:26:53 -050060 debug("Invalid args_count: %d\n", args->args_count);
Stephen Warren135aa952016-06-17 09:44:00 -060061 return -EINVAL;
62 }
63
64 if (args->args_count)
65 clk->id = args->args[0];
66 else
67 clk->id = 0;
68
Sekhar Norie497fab2019-07-11 14:30:24 +053069 clk->data = 0;
70
Stephen Warren135aa952016-06-17 09:44:00 -060071 return 0;
72}
73
Jagan Teki75f98312019-02-28 00:26:52 +053074static int clk_get_by_index_tail(int ret, ofnode node,
75 struct ofnode_phandle_args *args,
76 const char *list_name, int index,
77 struct clk *clk)
78{
79 struct udevice *dev_clk;
80 const struct clk_ops *ops;
81
82 assert(clk);
83 clk->dev = NULL;
84 if (ret)
85 goto err;
86
87 ret = uclass_get_device_by_ofnode(UCLASS_CLK, args->node, &dev_clk);
88 if (ret) {
89 debug("%s: uclass_get_device_by_of_offset failed: err=%d\n",
90 __func__, ret);
Simon Glass5c5992c2021-01-21 13:57:11 -070091 return log_msg_ret("get", ret);
Jagan Teki75f98312019-02-28 00:26:52 +053092 }
93
94 clk->dev = dev_clk;
95
96 ops = clk_dev_ops(dev_clk);
97
98 if (ops->of_xlate)
99 ret = ops->of_xlate(clk, args);
100 else
101 ret = clk_of_xlate_default(clk, args);
102 if (ret) {
103 debug("of_xlate() failed: %d\n", ret);
Simon Glass5c5992c2021-01-21 13:57:11 -0700104 return log_msg_ret("xlate", ret);
Jagan Teki75f98312019-02-28 00:26:52 +0530105 }
106
107 return clk_request(dev_clk, clk);
108err:
109 debug("%s: Node '%s', property '%s', failed to request CLK index %d: %d\n",
110 __func__, ofnode_get_name(node), list_name, index, ret);
Simon Glass5c5992c2021-01-21 13:57:11 -0700111
112 return log_msg_ret("prop", ret);
Jagan Teki75f98312019-02-28 00:26:52 +0530113}
114
Philipp Tomsich95f9a7e2018-01-08 11:18:18 +0100115static int clk_get_by_indexed_prop(struct udevice *dev, const char *prop_name,
116 int index, struct clk *clk)
Stephen Warren135aa952016-06-17 09:44:00 -0600117{
118 int ret;
Simon Glassaa9bb092017-05-30 21:47:29 -0600119 struct ofnode_phandle_args args;
Stephen Warren135aa952016-06-17 09:44:00 -0600120
121 debug("%s(dev=%p, index=%d, clk=%p)\n", __func__, dev, index, clk);
122
123 assert(clk);
Patrice Chotard82a8a662017-07-18 11:57:07 +0200124 clk->dev = NULL;
125
Philipp Tomsich95f9a7e2018-01-08 11:18:18 +0100126 ret = dev_read_phandle_with_args(dev, prop_name, "#clock-cells", 0,
Mario Six268453b2018-01-15 11:06:51 +0100127 index, &args);
Simon Glasse70cc432016-01-20 19:43:02 -0700128 if (ret) {
129 debug("%s: fdtdec_parse_phandle_with_args failed: err=%d\n",
130 __func__, ret);
Simon Glass5c5992c2021-01-21 13:57:11 -0700131 return log_ret(ret);
Simon Glasse70cc432016-01-20 19:43:02 -0700132 }
133
Wenyou Yang3f56b132016-09-27 11:00:28 +0800134
Jagan Tekidcb63fc2019-02-28 00:26:53 +0530135 return clk_get_by_index_tail(ret, dev_ofnode(dev), &args, "clocks",
Sean Anderson675d7902020-06-24 06:41:08 -0400136 index, clk);
Stephen Warren135aa952016-06-17 09:44:00 -0600137}
Philipp Tomsich95f9a7e2018-01-08 11:18:18 +0100138
139int clk_get_by_index(struct udevice *dev, int index, struct clk *clk)
140{
Sean Andersone7075ff2022-02-27 14:01:13 -0500141 return clk_get_by_index_nodev(dev_ofnode(dev), index, clk);
Jagan Teki75f98312019-02-28 00:26:52 +0530142}
143
144int clk_get_by_index_nodev(ofnode node, int index, struct clk *clk)
145{
146 struct ofnode_phandle_args args;
147 int ret;
148
149 ret = ofnode_parse_phandle_with_args(node, "clocks", "#clock-cells", 0,
Sean Anderson675d7902020-06-24 06:41:08 -0400150 index, &args);
Jagan Teki75f98312019-02-28 00:26:52 +0530151
152 return clk_get_by_index_tail(ret, node, &args, "clocks",
Sean Anderson675d7902020-06-24 06:41:08 -0400153 index, clk);
Philipp Tomsich95f9a7e2018-01-08 11:18:18 +0100154}
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100155
Neil Armstronga855be82018-04-03 11:44:18 +0200156int clk_get_bulk(struct udevice *dev, struct clk_bulk *bulk)
157{
158 int i, ret, err, count;
Patrick Delaunayc2625222021-04-27 10:57:54 +0200159
Neil Armstronga855be82018-04-03 11:44:18 +0200160 bulk->count = 0;
161
Patrick Delaunay89f68302020-09-25 09:41:14 +0200162 count = dev_count_phandle_with_args(dev, "clocks", "#clock-cells", 0);
Neil Armstrong721881c2018-04-17 11:30:31 +0200163 if (count < 1)
164 return count;
Neil Armstronga855be82018-04-03 11:44:18 +0200165
166 bulk->clks = devm_kcalloc(dev, count, sizeof(struct clk), GFP_KERNEL);
167 if (!bulk->clks)
168 return -ENOMEM;
169
170 for (i = 0; i < count; i++) {
171 ret = clk_get_by_index(dev, i, &bulk->clks[i]);
172 if (ret < 0)
173 goto bulk_get_err;
174
175 ++bulk->count;
176 }
177
178 return 0;
179
180bulk_get_err:
181 err = clk_release_all(bulk->clks, bulk->count);
182 if (err)
183 debug("%s: could release all clocks for %p\n",
184 __func__, dev);
185
186 return ret;
187}
188
Claudiu Bezneab3641342020-09-07 17:46:36 +0300189static struct clk *clk_set_default_get_by_id(struct clk *clk)
190{
191 struct clk *c = clk;
192
193 if (CONFIG_IS_ENABLED(CLK_CCF)) {
194 int ret = clk_get_by_id(clk->id, &c);
195
196 if (ret) {
197 debug("%s(): could not get parent clock pointer, id %lu\n",
198 __func__, clk->id);
199 ERR_PTR(ret);
200 }
201 }
202
203 return c;
204}
205
Sean Anderson6e33eba2021-06-11 00:16:07 -0400206static int clk_set_default_parents(struct udevice *dev,
207 enum clk_defaults_stage stage)
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100208{
Claudiu Bezneab3641342020-09-07 17:46:36 +0300209 struct clk clk, parent_clk, *c, *p;
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100210 int index;
211 int num_parents;
212 int ret;
213
214 num_parents = dev_count_phandle_with_args(dev, "assigned-clock-parents",
Patrick Delaunay89f68302020-09-25 09:41:14 +0200215 "#clock-cells", 0);
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100216 if (num_parents < 0) {
217 debug("%s: could not read assigned-clock-parents for %p\n",
218 __func__, dev);
219 return 0;
220 }
221
222 for (index = 0; index < num_parents; index++) {
223 ret = clk_get_by_indexed_prop(dev, "assigned-clock-parents",
224 index, &parent_clk);
Neil Armstrongd64caaf2018-07-26 15:19:32 +0200225 /* If -ENOENT, this is a no-op entry */
226 if (ret == -ENOENT)
227 continue;
228
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100229 if (ret) {
230 debug("%s: could not get parent clock %d for %s\n",
231 __func__, index, dev_read_name(dev));
232 return ret;
233 }
234
Claudiu Bezneab3641342020-09-07 17:46:36 +0300235 p = clk_set_default_get_by_id(&parent_clk);
236 if (IS_ERR(p))
237 return PTR_ERR(p);
238
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100239 ret = clk_get_by_indexed_prop(dev, "assigned-clocks",
240 index, &clk);
Tero Kristo1e1fab02021-06-11 11:45:11 +0300241 /*
242 * If the clock provider is not ready yet, let it handle
243 * the re-programming later.
244 */
245 if (ret == -EPROBE_DEFER) {
246 ret = 0;
247 continue;
248 }
249
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100250 if (ret) {
251 debug("%s: could not get assigned clock %d for %s\n",
252 __func__, index, dev_read_name(dev));
253 return ret;
254 }
255
Jean-Jacques Hiblotfd1ba292019-10-22 14:00:06 +0200256 /* This is clk provider device trying to reparent itself
257 * It cannot be done right now but need to wait after the
258 * device is probed
259 */
Sean Anderson6e33eba2021-06-11 00:16:07 -0400260 if (stage == CLK_DEFAULTS_PRE && clk.dev == dev)
Jean-Jacques Hiblotfd1ba292019-10-22 14:00:06 +0200261 continue;
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100262
Sean Anderson6e33eba2021-06-11 00:16:07 -0400263 if (stage != CLK_DEFAULTS_PRE && clk.dev != dev)
Jean-Jacques Hiblotfd1ba292019-10-22 14:00:06 +0200264 /* do not setup twice the parent clocks */
265 continue;
266
Claudiu Bezneab3641342020-09-07 17:46:36 +0300267 c = clk_set_default_get_by_id(&clk);
268 if (IS_ERR(c))
269 return PTR_ERR(c);
270
271 ret = clk_set_parent(c, p);
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100272 /*
273 * Not all drivers may support clock-reparenting (as of now).
274 * Ignore errors due to this.
275 */
276 if (ret == -ENOSYS)
277 continue;
278
Jean-Jacques Hiblot02e2a2a2019-09-26 15:42:42 +0200279 if (ret < 0) {
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100280 debug("%s: failed to reparent clock %d for %s\n",
281 __func__, index, dev_read_name(dev));
282 return ret;
283 }
284 }
285
286 return 0;
287}
288
Sean Anderson6e33eba2021-06-11 00:16:07 -0400289static int clk_set_default_rates(struct udevice *dev,
290 enum clk_defaults_stage stage)
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100291{
Claudiu Bezneab3641342020-09-07 17:46:36 +0300292 struct clk clk, *c;
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100293 int index;
294 int num_rates;
295 int size;
296 int ret = 0;
297 u32 *rates = NULL;
298
299 size = dev_read_size(dev, "assigned-clock-rates");
300 if (size < 0)
301 return 0;
302
303 num_rates = size / sizeof(u32);
304 rates = calloc(num_rates, sizeof(u32));
305 if (!rates)
306 return -ENOMEM;
307
308 ret = dev_read_u32_array(dev, "assigned-clock-rates", rates, num_rates);
309 if (ret)
310 goto fail;
311
312 for (index = 0; index < num_rates; index++) {
Neil Armstrongd64caaf2018-07-26 15:19:32 +0200313 /* If 0 is passed, this is a no-op */
314 if (!rates[index])
315 continue;
316
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100317 ret = clk_get_by_indexed_prop(dev, "assigned-clocks",
318 index, &clk);
Tero Kristo1e1fab02021-06-11 11:45:11 +0300319 /*
320 * If the clock provider is not ready yet, let it handle
321 * the re-programming later.
322 */
323 if (ret == -EPROBE_DEFER) {
324 ret = 0;
325 continue;
326 }
327
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100328 if (ret) {
Sean Anderson8c12cb32021-04-08 22:13:03 -0400329 dev_dbg(dev,
330 "could not get assigned clock %d (err = %d)\n",
331 index, ret);
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100332 continue;
333 }
334
Jean-Jacques Hiblotfd1ba292019-10-22 14:00:06 +0200335 /* This is clk provider device trying to program itself
336 * It cannot be done right now but need to wait after the
337 * device is probed
338 */
Sean Anderson6e33eba2021-06-11 00:16:07 -0400339 if (stage == CLK_DEFAULTS_PRE && clk.dev == dev)
Jean-Jacques Hiblotfd1ba292019-10-22 14:00:06 +0200340 continue;
341
Sean Anderson6e33eba2021-06-11 00:16:07 -0400342 if (stage != CLK_DEFAULTS_PRE && clk.dev != dev)
Jean-Jacques Hiblotfd1ba292019-10-22 14:00:06 +0200343 /* do not setup twice the parent clocks */
344 continue;
345
Claudiu Bezneab3641342020-09-07 17:46:36 +0300346 c = clk_set_default_get_by_id(&clk);
347 if (IS_ERR(c))
348 return PTR_ERR(c);
349
350 ret = clk_set_rate(c, rates[index]);
Jean-Jacques Hiblotfd1ba292019-10-22 14:00:06 +0200351
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100352 if (ret < 0) {
Sean Anderson8c12cb32021-04-08 22:13:03 -0400353 dev_warn(dev,
354 "failed to set rate on clock index %d (%ld) (error = %d)\n",
355 index, clk.id, ret);
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100356 break;
357 }
358 }
359
360fail:
361 free(rates);
362 return ret;
363}
364
Sean Anderson6e33eba2021-06-11 00:16:07 -0400365int clk_set_defaults(struct udevice *dev, enum clk_defaults_stage stage)
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100366{
367 int ret;
368
Simon Glass7d14ee42020-12-19 10:40:13 -0700369 if (!dev_has_ofnode(dev))
Peng Fan91944ef2019-07-31 07:01:49 +0000370 return 0;
371
Sean Anderson6e33eba2021-06-11 00:16:07 -0400372 /*
373 * To avoid setting defaults twice, don't set them before relocation.
374 * However, still set them for SPL. And still set them if explicitly
375 * asked.
376 */
Philipp Tomsich291da962018-11-26 20:20:19 +0100377 if (!(IS_ENABLED(CONFIG_SPL_BUILD) || (gd->flags & GD_FLG_RELOC)))
Sean Anderson6e33eba2021-06-11 00:16:07 -0400378 if (stage != CLK_DEFAULTS_POST_FORCE)
379 return 0;
Philipp Tomsich291da962018-11-26 20:20:19 +0100380
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100381 debug("%s(%s)\n", __func__, dev_read_name(dev));
382
Jean-Jacques Hiblotfd1ba292019-10-22 14:00:06 +0200383 ret = clk_set_default_parents(dev, stage);
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100384 if (ret)
385 return ret;
386
Jean-Jacques Hiblotfd1ba292019-10-22 14:00:06 +0200387 ret = clk_set_default_rates(dev, stage);
Philipp Tomsichf4fcba52018-01-08 13:59:18 +0100388 if (ret < 0)
389 return ret;
390
391 return 0;
392}
Stephen Warren135aa952016-06-17 09:44:00 -0600393
394int clk_get_by_name(struct udevice *dev, const char *name, struct clk *clk)
395{
Sean Andersone7075ff2022-02-27 14:01:13 -0500396 return clk_get_by_name_nodev(dev_ofnode(dev), name, clk);
Simon Glasse70cc432016-01-20 19:43:02 -0700397}
Simon Glassf0ab8f92021-08-07 07:24:09 -0600398#endif /* OF_REAL */
Patrice Chotardb108d8a2017-07-25 13:24:45 +0200399
Chunfeng Yund6464202020-01-09 11:35:07 +0800400int clk_get_by_name_nodev(ofnode node, const char *name, struct clk *clk)
401{
Samuel Holland2050f822023-01-21 18:02:51 -0600402 int index = 0;
Chunfeng Yund6464202020-01-09 11:35:07 +0800403
404 debug("%s(node=%p, name=%s, clk=%p)\n", __func__,
405 ofnode_get_name(node), name, clk);
406 clk->dev = NULL;
407
Samuel Holland2050f822023-01-21 18:02:51 -0600408 if (name) {
409 index = ofnode_stringlist_search(node, "clock-names", name);
410 if (index < 0) {
411 debug("fdt_stringlist_search() failed: %d\n", index);
412 return index;
413 }
Chunfeng Yund6464202020-01-09 11:35:07 +0800414 }
415
416 return clk_get_by_index_nodev(node, index, clk);
417}
418
Patrice Chotardb108d8a2017-07-25 13:24:45 +0200419int clk_release_all(struct clk *clk, int count)
420{
421 int i, ret;
422
423 for (i = 0; i < count; i++) {
424 debug("%s(clk[%d]=%p)\n", __func__, i, &clk[i]);
425
426 /* check if clock has been previously requested */
427 if (!clk[i].dev)
428 continue;
429
430 ret = clk_disable(&clk[i]);
431 if (ret && ret != -ENOSYS)
432 return ret;
433
Sean Andersonac15e782022-01-15 17:25:04 -0500434 clk_free(&clk[i]);
Patrice Chotardb108d8a2017-07-25 13:24:45 +0200435 }
436
437 return 0;
438}
439
Stephen Warren135aa952016-06-17 09:44:00 -0600440int clk_request(struct udevice *dev, struct clk *clk)
441{
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200442 const struct clk_ops *ops;
Stephen Warren135aa952016-06-17 09:44:00 -0600443
444 debug("%s(dev=%p, clk=%p)\n", __func__, dev, clk);
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200445 if (!clk)
446 return 0;
447 ops = clk_dev_ops(dev);
Stephen Warren135aa952016-06-17 09:44:00 -0600448
449 clk->dev = dev;
450
451 if (!ops->request)
452 return 0;
453
454 return ops->request(clk);
455}
456
Sean Andersonac15e782022-01-15 17:25:04 -0500457void clk_free(struct clk *clk)
Stephen Warren135aa952016-06-17 09:44:00 -0600458{
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200459 const struct clk_ops *ops;
Stephen Warren135aa952016-06-17 09:44:00 -0600460
461 debug("%s(clk=%p)\n", __func__, clk);
Chunfeng Yunbd7c7982020-01-09 11:35:06 +0800462 if (!clk_valid(clk))
Sean Andersonac15e782022-01-15 17:25:04 -0500463 return;
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200464 ops = clk_dev_ops(clk->dev);
Stephen Warren135aa952016-06-17 09:44:00 -0600465
Sean Anderson276d4462022-01-15 17:24:58 -0500466 if (ops->rfree)
467 ops->rfree(clk);
Sean Andersonac15e782022-01-15 17:25:04 -0500468 return;
Stephen Warren135aa952016-06-17 09:44:00 -0600469}
470
471ulong clk_get_rate(struct clk *clk)
472{
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200473 const struct clk_ops *ops;
Simon Glass5c5992c2021-01-21 13:57:11 -0700474 int ret;
Stephen Warren135aa952016-06-17 09:44:00 -0600475
476 debug("%s(clk=%p)\n", __func__, clk);
Chunfeng Yunbd7c7982020-01-09 11:35:06 +0800477 if (!clk_valid(clk))
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200478 return 0;
479 ops = clk_dev_ops(clk->dev);
Stephen Warren135aa952016-06-17 09:44:00 -0600480
481 if (!ops->get_rate)
482 return -ENOSYS;
483
Simon Glass5c5992c2021-01-21 13:57:11 -0700484 ret = ops->get_rate(clk);
485 if (ret)
486 return log_ret(ret);
487
488 return 0;
Stephen Warren135aa952016-06-17 09:44:00 -0600489}
490
Lukasz Majewski0c660c22019-06-24 15:50:42 +0200491struct clk *clk_get_parent(struct clk *clk)
492{
493 struct udevice *pdev;
494 struct clk *pclk;
495
496 debug("%s(clk=%p)\n", __func__, clk);
Chunfeng Yunbd7c7982020-01-09 11:35:06 +0800497 if (!clk_valid(clk))
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200498 return NULL;
Lukasz Majewski0c660c22019-06-24 15:50:42 +0200499
500 pdev = dev_get_parent(clk->dev);
Tero Kristo920ea5a2021-06-11 11:45:08 +0300501 if (!pdev)
502 return ERR_PTR(-ENODEV);
Lukasz Majewski0c660c22019-06-24 15:50:42 +0200503 pclk = dev_get_clk_ptr(pdev);
504 if (!pclk)
505 return ERR_PTR(-ENODEV);
506
507 return pclk;
508}
509
Michal Suchaneka1265cd2022-09-28 12:37:57 +0200510ulong clk_get_parent_rate(struct clk *clk)
Lukasz Majewski4aa78302019-06-24 15:50:43 +0200511{
512 const struct clk_ops *ops;
513 struct clk *pclk;
514
515 debug("%s(clk=%p)\n", __func__, clk);
Chunfeng Yunbd7c7982020-01-09 11:35:06 +0800516 if (!clk_valid(clk))
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200517 return 0;
Lukasz Majewski4aa78302019-06-24 15:50:43 +0200518
519 pclk = clk_get_parent(clk);
520 if (IS_ERR(pclk))
521 return -ENODEV;
522
523 ops = clk_dev_ops(pclk->dev);
524 if (!ops->get_rate)
525 return -ENOSYS;
526
Lukasz Majewski1a961c92019-06-24 15:50:46 +0200527 /* Read the 'rate' if not already set or if proper flag set*/
528 if (!pclk->rate || pclk->flags & CLK_GET_RATE_NOCACHE)
Lukasz Majewski4aa78302019-06-24 15:50:43 +0200529 pclk->rate = clk_get_rate(pclk);
530
531 return pclk->rate;
532}
533
Dario Binacchi2983ad52020-12-30 00:06:31 +0100534ulong clk_round_rate(struct clk *clk, ulong rate)
535{
536 const struct clk_ops *ops;
537
538 debug("%s(clk=%p, rate=%lu)\n", __func__, clk, rate);
539 if (!clk_valid(clk))
540 return 0;
541
542 ops = clk_dev_ops(clk->dev);
543 if (!ops->round_rate)
544 return -ENOSYS;
545
546 return ops->round_rate(clk, rate);
547}
548
Patrick Delaunay19fb40a2022-06-20 15:37:25 +0200549static void clk_get_priv(struct clk *clk, struct clk **clkp)
550{
551 *clkp = clk;
552
553 /* get private clock struct associated to the provided clock */
554 if (CONFIG_IS_ENABLED(CLK_CCF)) {
555 /* Take id 0 as a non-valid clk, such as dummy */
556 if (clk->id)
557 clk_get_by_id(clk->id, clkp);
558 }
559}
560
561/* clean cache, called with private clock struct */
Tero Kristo6b7fd312021-06-11 11:45:12 +0300562static void clk_clean_rate_cache(struct clk *clk)
563{
564 struct udevice *child_dev;
565 struct clk *clkp;
566
567 if (!clk)
568 return;
569
570 clk->rate = 0;
571
572 list_for_each_entry(child_dev, &clk->dev->child_head, sibling_node) {
573 clkp = dev_get_clk_ptr(child_dev);
574 clk_clean_rate_cache(clkp);
575 }
576}
577
Stephen Warren135aa952016-06-17 09:44:00 -0600578ulong clk_set_rate(struct clk *clk, ulong rate)
579{
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200580 const struct clk_ops *ops;
Patrick Delaunay19fb40a2022-06-20 15:37:25 +0200581 struct clk *clkp;
Stephen Warren135aa952016-06-17 09:44:00 -0600582
583 debug("%s(clk=%p, rate=%lu)\n", __func__, clk, rate);
Chunfeng Yunbd7c7982020-01-09 11:35:06 +0800584 if (!clk_valid(clk))
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200585 return 0;
586 ops = clk_dev_ops(clk->dev);
Stephen Warren135aa952016-06-17 09:44:00 -0600587
588 if (!ops->set_rate)
589 return -ENOSYS;
590
Patrick Delaunay19fb40a2022-06-20 15:37:25 +0200591 /* get private clock struct used for cache */
592 clk_get_priv(clk, &clkp);
Tero Kristo6b7fd312021-06-11 11:45:12 +0300593 /* Clean up cached rates for us and all child clocks */
Patrick Delaunay19fb40a2022-06-20 15:37:25 +0200594 clk_clean_rate_cache(clkp);
Tero Kristo6b7fd312021-06-11 11:45:12 +0300595
Stephen Warren135aa952016-06-17 09:44:00 -0600596 return ops->set_rate(clk, rate);
597}
598
Philipp Tomsichf7d10462018-01-08 11:15:08 +0100599int clk_set_parent(struct clk *clk, struct clk *parent)
600{
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200601 const struct clk_ops *ops;
Claudiu Beznea4d139f32020-09-07 17:46:34 +0300602 int ret;
Philipp Tomsichf7d10462018-01-08 11:15:08 +0100603
604 debug("%s(clk=%p, parent=%p)\n", __func__, clk, parent);
Chunfeng Yunbd7c7982020-01-09 11:35:06 +0800605 if (!clk_valid(clk))
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200606 return 0;
607 ops = clk_dev_ops(clk->dev);
Philipp Tomsichf7d10462018-01-08 11:15:08 +0100608
609 if (!ops->set_parent)
610 return -ENOSYS;
611
Claudiu Beznea4d139f32020-09-07 17:46:34 +0300612 ret = ops->set_parent(clk, parent);
613 if (ret)
614 return ret;
615
616 if (CONFIG_IS_ENABLED(CLK_CCF))
617 ret = device_reparent(clk->dev, parent->dev);
618
619 return ret;
Philipp Tomsichf7d10462018-01-08 11:15:08 +0100620}
621
Stephen Warren135aa952016-06-17 09:44:00 -0600622int clk_enable(struct clk *clk)
623{
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200624 const struct clk_ops *ops;
Peng Fan0520be02019-08-21 13:35:09 +0000625 struct clk *clkp = NULL;
626 int ret;
Stephen Warren135aa952016-06-17 09:44:00 -0600627
628 debug("%s(clk=%p)\n", __func__, clk);
Chunfeng Yunbd7c7982020-01-09 11:35:06 +0800629 if (!clk_valid(clk))
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200630 return 0;
631 ops = clk_dev_ops(clk->dev);
Stephen Warren135aa952016-06-17 09:44:00 -0600632
Peng Fan0520be02019-08-21 13:35:09 +0000633 if (CONFIG_IS_ENABLED(CLK_CCF)) {
634 /* Take id 0 as a non-valid clk, such as dummy */
635 if (clk->id && !clk_get_by_id(clk->id, &clkp)) {
636 if (clkp->enable_count) {
637 clkp->enable_count++;
638 return 0;
639 }
640 if (clkp->dev->parent &&
Patrick Delaunayb0cdd822022-01-24 14:17:14 +0100641 device_get_uclass_id(clkp->dev->parent) == UCLASS_CLK) {
Peng Fan0520be02019-08-21 13:35:09 +0000642 ret = clk_enable(dev_get_clk_ptr(clkp->dev->parent));
643 if (ret) {
644 printf("Enable %s failed\n",
645 clkp->dev->parent->name);
646 return ret;
647 }
648 }
649 }
Stephen Warren135aa952016-06-17 09:44:00 -0600650
Peng Fan0520be02019-08-21 13:35:09 +0000651 if (ops->enable) {
652 ret = ops->enable(clk);
653 if (ret) {
654 printf("Enable %s failed\n", clk->dev->name);
655 return ret;
656 }
657 }
658 if (clkp)
659 clkp->enable_count++;
660 } else {
661 if (!ops->enable)
662 return -ENOSYS;
663 return ops->enable(clk);
664 }
665
666 return 0;
Stephen Warren135aa952016-06-17 09:44:00 -0600667}
668
Neil Armstronga855be82018-04-03 11:44:18 +0200669int clk_enable_bulk(struct clk_bulk *bulk)
670{
671 int i, ret;
672
673 for (i = 0; i < bulk->count; i++) {
674 ret = clk_enable(&bulk->clks[i]);
675 if (ret < 0 && ret != -ENOSYS)
676 return ret;
677 }
678
679 return 0;
680}
681
Stephen Warren135aa952016-06-17 09:44:00 -0600682int clk_disable(struct clk *clk)
683{
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200684 const struct clk_ops *ops;
Peng Fan0520be02019-08-21 13:35:09 +0000685 struct clk *clkp = NULL;
686 int ret;
Stephen Warren135aa952016-06-17 09:44:00 -0600687
688 debug("%s(clk=%p)\n", __func__, clk);
Chunfeng Yunbd7c7982020-01-09 11:35:06 +0800689 if (!clk_valid(clk))
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200690 return 0;
691 ops = clk_dev_ops(clk->dev);
Stephen Warren135aa952016-06-17 09:44:00 -0600692
Peng Fan0520be02019-08-21 13:35:09 +0000693 if (CONFIG_IS_ENABLED(CLK_CCF)) {
694 if (clk->id && !clk_get_by_id(clk->id, &clkp)) {
Claudiu Beznea9a5d59d2020-09-07 17:46:35 +0300695 if (clkp->flags & CLK_IS_CRITICAL)
696 return 0;
697
Peng Fan0520be02019-08-21 13:35:09 +0000698 if (clkp->enable_count == 0) {
699 printf("clk %s already disabled\n",
700 clkp->dev->name);
701 return 0;
702 }
Stephen Warren135aa952016-06-17 09:44:00 -0600703
Peng Fan0520be02019-08-21 13:35:09 +0000704 if (--clkp->enable_count > 0)
705 return 0;
706 }
707
708 if (ops->disable) {
709 ret = ops->disable(clk);
710 if (ret)
711 return ret;
712 }
713
714 if (clkp && clkp->dev->parent &&
Patrick Delaunayb0cdd822022-01-24 14:17:14 +0100715 device_get_uclass_id(clkp->dev->parent) == UCLASS_CLK) {
Peng Fan0520be02019-08-21 13:35:09 +0000716 ret = clk_disable(dev_get_clk_ptr(clkp->dev->parent));
717 if (ret) {
718 printf("Disable %s failed\n",
719 clkp->dev->parent->name);
720 return ret;
721 }
722 }
723 } else {
724 if (!ops->disable)
725 return -ENOSYS;
726
727 return ops->disable(clk);
728 }
729
730 return 0;
Stephen Warren135aa952016-06-17 09:44:00 -0600731}
Simon Glasse70cc432016-01-20 19:43:02 -0700732
Neil Armstronga855be82018-04-03 11:44:18 +0200733int clk_disable_bulk(struct clk_bulk *bulk)
734{
735 int i, ret;
736
737 for (i = 0; i < bulk->count; i++) {
738 ret = clk_disable(&bulk->clks[i]);
739 if (ret < 0 && ret != -ENOSYS)
740 return ret;
741 }
742
743 return 0;
744}
745
Lukasz Majewski2796af72019-06-24 15:50:44 +0200746int clk_get_by_id(ulong id, struct clk **clkp)
747{
748 struct udevice *dev;
749 struct uclass *uc;
750 int ret;
751
752 ret = uclass_get(UCLASS_CLK, &uc);
753 if (ret)
754 return ret;
755
756 uclass_foreach_dev(dev, uc) {
757 struct clk *clk = dev_get_clk_ptr(dev);
758
759 if (clk && clk->id == id) {
760 *clkp = clk;
761 return 0;
762 }
763 }
764
765 return -ENOENT;
766}
767
Sekhar Noriacbb7cd2019-08-01 19:12:55 +0530768bool clk_is_match(const struct clk *p, const struct clk *q)
769{
770 /* trivial case: identical struct clk's or both NULL */
771 if (p == q)
772 return true;
773
Jean-Jacques Hiblot8a1661f2019-10-22 14:00:03 +0200774 /* trivial case #2: on the clk pointer is NULL */
775 if (!p || !q)
776 return false;
777
Sekhar Noriacbb7cd2019-08-01 19:12:55 +0530778 /* same device, id and data */
779 if (p->dev == q->dev && p->id == q->id && p->data == q->data)
780 return true;
781
782 return false;
783}
784
Jean-Jacques Hiblot52720c52019-10-22 14:00:04 +0200785static void devm_clk_release(struct udevice *dev, void *res)
786{
787 clk_free(res);
788}
789
790static int devm_clk_match(struct udevice *dev, void *res, void *data)
791{
792 return res == data;
793}
794
795struct clk *devm_clk_get(struct udevice *dev, const char *id)
796{
797 int rc;
798 struct clk *clk;
799
800 clk = devres_alloc(devm_clk_release, sizeof(struct clk), __GFP_ZERO);
801 if (unlikely(!clk))
802 return ERR_PTR(-ENOMEM);
803
804 rc = clk_get_by_name(dev, id, clk);
805 if (rc)
806 return ERR_PTR(rc);
807
808 devres_add(dev, clk);
809 return clk;
810}
811
Jean-Jacques Hiblot52720c52019-10-22 14:00:04 +0200812void devm_clk_put(struct udevice *dev, struct clk *clk)
813{
814 int rc;
815
816 if (!clk)
817 return;
818
819 rc = devres_release(dev, devm_clk_release, devm_clk_match, clk);
820 WARN_ON(rc);
821}
822
Jean-Jacques Hiblotfd1ba292019-10-22 14:00:06 +0200823int clk_uclass_post_probe(struct udevice *dev)
824{
825 /*
826 * when a clock provider is probed. Call clk_set_defaults()
827 * also after the device is probed. This takes care of cases
828 * where the DT is used to setup default parents and rates
829 * using assigned-clocks
830 */
Marek Vasut75f080d2022-01-01 19:51:39 +0100831 clk_set_defaults(dev, CLK_DEFAULTS_POST);
Jean-Jacques Hiblotfd1ba292019-10-22 14:00:06 +0200832
833 return 0;
834}
835
Simon Glassf26c8a82015-06-23 15:39:15 -0600836UCLASS_DRIVER(clk) = {
837 .id = UCLASS_CLK,
838 .name = "clk",
Jean-Jacques Hiblotfd1ba292019-10-22 14:00:06 +0200839 .post_probe = clk_uclass_post_probe,
Simon Glassf26c8a82015-06-23 15:39:15 -0600840};