blob: 79027e214cec098cc4fc9b104f42c20c509f4be0 [file] [log] [blame]
wdenk7d393ae2002-10-25 21:08:05 +00001/*
2 * (C) Copyright 2001, 2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk7d393ae2002-10-25 21:08:05 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/***********************************************************
16 * High Level Configuration Options
17 * (easy to change)
18 ***********************************************************/
19#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenk7d393ae2002-10-25 21:08:05 +000020#define CONFIG_MIP405 1 /* ...on a MIP405 board */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020021
22#define CONFIG_SYS_TEXT_BASE 0xFFF80000
23
wdenk7d393ae2002-10-25 21:08:05 +000024/***********************************************************
wdenkf3e0de62003-06-04 15:05:30 +000025 * Note that it may also be a MIP405T board which is a subset of the
26 * MIP405
27 ***********************************************************/
28/***********************************************************
29 * WARNING:
30 * CONFIG_BOOT_PCI is only used for first boot-up and should
31 * NOT be enabled for production bootloader
32 ***********************************************************/
wdenk8bde7f72003-06-27 21:31:46 +000033/*#define CONFIG_BOOT_PCI 1*/
wdenkf3e0de62003-06-04 15:05:30 +000034/***********************************************************
wdenk7d393ae2002-10-25 21:08:05 +000035 * Clock
36 ***********************************************************/
37#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
38
Jon Loeliger8353e132007-07-08 14:14:17 -050039/*
Jon Loeliger659e2f62007-07-10 09:10:49 -050040 * BOOTP options
41 */
42#define CONFIG_BOOTP_BOOTFILESIZE
43#define CONFIG_BOOTP_BOOTPATH
44#define CONFIG_BOOTP_GATEWAY
45#define CONFIG_BOOTP_HOSTNAME
46
Jon Loeliger659e2f62007-07-10 09:10:49 -050047/*
Jon Loeliger8353e132007-07-08 14:14:17 -050048 * Command line configuration.
49 */
Jon Loeliger8353e132007-07-08 14:14:17 -050050#define CONFIG_CMD_DATE
Jon Loeliger8353e132007-07-08 14:14:17 -050051#define CONFIG_CMD_EEPROM
Jon Loeliger8353e132007-07-08 14:14:17 -050052#define CONFIG_CMD_IDE
53#define CONFIG_CMD_IRQ
54#define CONFIG_CMD_JFFS2
Jon Loeliger8353e132007-07-08 14:14:17 -050055#define CONFIG_CMD_PCI
Jon Loeliger8353e132007-07-08 14:14:17 -050056#define CONFIG_CMD_REGINFO
57#define CONFIG_CMD_SAVES
58#define CONFIG_CMD_BSP
59
60#if !defined(CONFIG_MIP405T)
wdenkf3e0de62003-06-04 15:05:30 +000061#endif
62
wdenk7d393ae2002-10-25 21:08:05 +000063/**************************************************************
64 * I2C Stuff:
65 * the MIP405 is equiped with an Atmel 24C128/256 EEPROM at address
66 * 0x53.
67 * The Atmel EEPROM uses 16Bit addressing.
68 ***************************************************************/
69
Dirk Eibach880540d2013-04-25 02:40:01 +000070#define CONFIG_SYS_I2C
71#define CONFIG_SYS_I2C_PPC4XX
72#define CONFIG_SYS_I2C_PPC4XX_CH0
73#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 50000
74#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
wdenk7d393ae2002-10-25 21:08:05 +000075
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 /* EEPROM 24C128/256 */
77#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
wdenk7d393ae2002-10-25 21:08:05 +000078/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
80#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
wdenk7d393ae2002-10-25 21:08:05 +000081 /* 64 byte page write mode using*/
82 /* last 6 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenk7d393ae2002-10-25 21:08:05 +000084
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +020085#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020086#define CONFIG_ENV_OFFSET 0x00000 /* environment starts at the beginning of the EEPROM */
87#define CONFIG_ENV_SIZE 0x00800 /* 2k bytes may be used for env vars */
wdenk7d393ae2002-10-25 21:08:05 +000088
89/***************************************************************
90 * Definitions for Serial Presence Detect EEPROM address
91 * (to get SDRAM settings)
92 ***************************************************************/
wdenkf3e0de62003-06-04 15:05:30 +000093/*#define SDRAM_EEPROM_WRITE_ADDRESS 0xA0
Wolfgang Denk53677ef2008-05-20 16:00:29 +020094#define SDRAM_EEPROM_READ_ADDRESS 0xA1
wdenkf3e0de62003-06-04 15:05:30 +000095*/
wdenk7d393ae2002-10-25 21:08:05 +000096/**************************************************************
97 * Environment definitions
98 **************************************************************/
99#define CONFIG_BAUDRATE 9600 /* STD Baudrate */
wdenk7d393ae2002-10-25 21:08:05 +0000100/* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
Wolfgang Denk2afbe4e2005-08-13 02:04:37 +0200101/* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200102#define CONFIG_ZERO_BOOTDELAY_CHECK /* check console even if bootdelay = 0 */
wdenk7d393ae2002-10-25 21:08:05 +0000103
wdenk3e386912003-04-05 00:53:31 +0000104#define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
wdenk7d393ae2002-10-25 21:08:05 +0000105#define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
106
107#define CONFIG_IPADDR 10.0.0.100
108#define CONFIG_SERVERIP 10.0.0.1
109#define CONFIG_PREBOOT
110/***************************************************************
111 * defines if the console is stored in the environment
112 ***************************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */
wdenk7d393ae2002-10-25 21:08:05 +0000114/***************************************************************
115 * defines if an overwrite_console function exists
116 *************************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
118#define CONFIG_SYS_CONSOLE_INFO_QUIET
wdenk7d393ae2002-10-25 21:08:05 +0000119/***************************************************************
120 * defines if the overwrite_console should be stored in the
121 * environment
122 **************************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
wdenk7d393ae2002-10-25 21:08:05 +0000124
125/**************************************************************
126 * loads config
127 *************************************************************/
128#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk7d393ae2002-10-25 21:08:05 +0000130
131#define CONFIG_MISC_INIT_R
132/***********************************************************
133 * Miscellaneous configurable options
134 **********************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger8353e132007-07-08 14:14:17 -0500136#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk7d393ae2002-10-25 21:08:05 +0000138#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk7d393ae2002-10-25 21:08:05 +0000140#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
142#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
143#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk7d393ae2002-10-25 21:08:05 +0000144
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
146#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
wdenk7d393ae2002-10-25 21:08:05 +0000147
Stefan Roese550650d2010-09-20 16:05:31 +0200148#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese550650d2010-09-20 16:05:31 +0200149#define CONFIG_SYS_NS16550_SERIAL
150#define CONFIG_SYS_NS16550_REG_SIZE 1
151#define CONFIG_SYS_NS16550_CLK get_serial_clock()
152
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
154#define CONFIG_SYS_BASE_BAUD 916667
wdenk7d393ae2002-10-25 21:08:05 +0000155
156/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk7d393ae2002-10-25 21:08:05 +0000158 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
159 57600, 115200, 230400, 460800, 921600 }
160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
162#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenk7d393ae2002-10-25 21:08:05 +0000163
wdenk7d393ae2002-10-25 21:08:05 +0000164/*-----------------------------------------------------------------------
165 * PCI stuff
166 *-----------------------------------------------------------------------
167 */
168#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
169#define PCI_HOST_FORCE 1 /* configure as pci host */
170#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
171
172#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000173#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenk7d393ae2002-10-25 21:08:05 +0000174#define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
175#define CONFIG_PCI_PNP /* pci plug-and-play */
176 /* resource configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
178#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
179#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
180#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
181#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
182#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
183#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
184#define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
wdenk7d393ae2002-10-25 21:08:05 +0000185
186/*-----------------------------------------------------------------------
187 * Start addresses for the final memory configuration
188 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk7d393ae2002-10-25 21:08:05 +0000190 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_SDRAM_BASE 0x00000000
192#define CONFIG_SYS_FLASH_BASE 0xFFF80000
193#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
194#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
195#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
wdenk7d393ae2002-10-25 21:08:05 +0000196
197/*
198 * For booting Linux, the board info and command line data
199 * have to be in the first 8 MB of memory, since this is
200 * the maximum mapped by the Linux kernel during initialization.
201 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk7d393ae2002-10-25 21:08:05 +0000203/*-----------------------------------------------------------------------
204 * FLASH organization
205 */
David Müller39441b32011-12-22 13:38:21 +0100206#define CONFIG_SYS_UPDATE_FLASH_SIZE
207#define CONFIG_SYS_FLASH_PROTECTION
208#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk7d393ae2002-10-25 21:08:05 +0000209
David Müller39441b32011-12-22 13:38:21 +0100210#define CONFIG_SYS_FLASH_CFI
211#define CONFIG_FLASH_CFI_DRIVER
212
213#define CONFIG_FLASH_SHOW_PROGRESS 45
214
215#define CONFIG_SYS_MAX_FLASH_BANKS 1
216#define CONFIG_SYS_MAX_FLASH_SECT 256
wdenk7d393ae2002-10-25 21:08:05 +0000217
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200218/*
219 * JFFS2 partitions
220 *
221 */
222/* No command line, one static partition, whole device */
Stefan Roese68d7d652009-03-19 13:30:36 +0100223#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200224#define CONFIG_JFFS2_DEV "nor0"
225#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
226#define CONFIG_JFFS2_PART_OFFSET 0x00000000
227
228/* mtdparts command line support */
229/* Note: fake mtd_id used, no linux mtd map file */
230/*
Stefan Roese68d7d652009-03-19 13:30:36 +0100231#define CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200232#define MTDIDS_DEFAULT "nor0=mip405-0"
233#define MTDPARTS_DEFAULT "mtdparts=mip405-0:-(jffs2)"
234*/
wdenk63e73c92004-02-23 22:22:28 +0000235
wdenk7d393ae2002-10-25 21:08:05 +0000236/*-----------------------------------------------------------------------
wdenk63e73c92004-02-23 22:22:28 +0000237 * Logbuffer Configuration
238 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200239#undef CONFIG_LOGBUFFER /* supported but not enabled */
wdenk63e73c92004-02-23 22:22:28 +0000240/*-----------------------------------------------------------------------
241 * Bootcountlimit Configuration
242 */
243#undef CONFIG_BOOTCOUNT_LIMIT /* supported but not enabled */
244
245/*-----------------------------------------------------------------------
246 * POST Configuration
247 */
248#if 0 /* enable this if POST is desired (is supported but not enabled) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
250 CONFIG_SYS_POST_CPU | \
251 CONFIG_SYS_POST_RTC | \
252 CONFIG_SYS_POST_I2C)
wdenk63e73c92004-02-23 22:22:28 +0000253
254#endif
wdenk7d393ae2002-10-25 21:08:05 +0000255/*
256 * Init Memory Controller:
257 */
wdenk7205e402003-09-10 22:30:53 +0000258#define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
259#define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
260/* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
261#define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
wdenk7d393ae2002-10-25 21:08:05 +0000262
wdenkc837dcb2004-01-20 23:12:12 +0000263#define CONFIG_BOARD_EARLY_INIT_F 1
David Müller39441b32011-12-22 13:38:21 +0100264#define CONFIG_BOARD_EARLY_INIT_R
wdenk7d393ae2002-10-25 21:08:05 +0000265
266/* Peripheral Bus Mapping */
267#define PER_PLD_ADDR 0xF4000000 /* smallest window is 1MByte 0x10 0000*/
268#define PER_UART0_ADDR 0xF4100000 /* smallest window is 1MByte 0x10 0000*/
269#define PER_UART1_ADDR 0xF4200000 /* smallest window is 1MByte 0x10 0000*/
270
271#define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200272#define CONFIG_PORT_ADDR PER_PLD_ADDR + 5
wdenk7d393ae2002-10-25 21:08:05 +0000273
wdenk7d393ae2002-10-25 21:08:05 +0000274/*-----------------------------------------------------------------------
275 * Definitions for initial stack pointer and data area (in On Chip SRAM)
276 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_TEMP_STACK_OCM 1
278#define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
279#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
280#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200281#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of On Chip SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200282#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
wdenk63e73c92004-02-23 22:22:28 +0000283/* reserve some memory for POST and BOOT limit info */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
wdenk63e73c92004-02-23 22:22:28 +0000285
wdenk63e73c92004-02-23 22:22:28 +0000286#ifdef CONFIG_BOOTCOUNT_LIMIT /* reserve 2 word for bootcount limit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 12)
wdenk63e73c92004-02-23 22:22:28 +0000288#endif
wdenk7d393ae2002-10-25 21:08:05 +0000289
wdenk7d393ae2002-10-25 21:08:05 +0000290/***********************************************************************
291 * External peripheral base address
292 ***********************************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000
wdenk7d393ae2002-10-25 21:08:05 +0000294
295/***********************************************************************
296 * Last Stage Init
297 ***********************************************************************/
298#define CONFIG_LAST_STAGE_INIT
299/************************************************************
300 * Ethernet Stuff
301 ***********************************************************/
Ben Warren96e21f82008-10-27 23:50:15 -0700302#define CONFIG_PPC4xx_EMAC
wdenk7d393ae2002-10-25 21:08:05 +0000303#define CONFIG_MII 1 /* MII PHY management */
304#define CONFIG_PHY_ADDR 1 /* PHY address */
wdenk63e73c92004-02-23 22:22:28 +0000305#define CONFIG_PHY_RESET_DELAY 300 /* Intel LXT971A needs this */
306#define CONFIG_PHY_CMD_DELAY 40 /* Intel LXT971A needs this */
wdenk7d393ae2002-10-25 21:08:05 +0000307/************************************************************
308 * RTC
309 ***********************************************************/
310#define CONFIG_RTC_MC146818
311#undef CONFIG_WATCHDOG /* watchdog disabled */
312
313/************************************************************
314 * IDE/ATA stuff
315 ************************************************************/
wdenkf3e0de62003-06-04 15:05:30 +0000316#if defined(CONFIG_MIP405T)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_IDE_MAXBUS 1 /* MIP405T has only one IDE bus */
wdenkf3e0de62003-06-04 15:05:30 +0000318#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
wdenkf3e0de62003-06-04 15:05:30 +0000320#endif
321
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
wdenk7d393ae2002-10-25 21:08:05 +0000323
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */
325#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
326#define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
327#define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
328#define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
329#define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
wdenk7d393ae2002-10-25 21:08:05 +0000330
331#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
332#undef CONFIG_IDE_LED /* no led for ide supported */
333#define CONFIG_IDE_RESET /* reset for ide supported... */
334#define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
wdenk7205e402003-09-10 22:30:53 +0000335#define CONFIG_SUPPORT_VFAT
wdenk7d393ae2002-10-25 21:08:05 +0000336/************************************************************
337 * ATAPI support (experimental)
338 ************************************************************/
339#define CONFIG_ATAPI /* enable ATAPI Support */
340
341/************************************************************
wdenk7d393ae2002-10-25 21:08:05 +0000342 * DISK Partition support
343 ************************************************************/
344#define CONFIG_DOS_PARTITION
345#define CONFIG_MAC_PARTITION
346#define CONFIG_ISO_PARTITION /* Experimental */
347
348/************************************************************
wdenk7d393ae2002-10-25 21:08:05 +0000349 * Video support
350 ************************************************************/
351#define CONFIG_VIDEO /*To enable video controller support */
352#define CONFIG_VIDEO_CT69000
353#define CONFIG_CFB_CONSOLE
354#define CONFIG_VIDEO_LOGO
355#define CONFIG_CONSOLE_EXTRA_INFO
356#define CONFIG_VGA_AS_SINGLE_DEVICE
357#define CONFIG_VIDEO_SW_CURSOR
358#undef CONFIG_VIDEO_ONBOARD
359/************************************************************
360 * USB support EXPERIMENTAL
361 ************************************************************/
wdenkf3e0de62003-06-04 15:05:30 +0000362#if !defined(CONFIG_MIP405T)
wdenk7d393ae2002-10-25 21:08:05 +0000363#define CONFIG_USB_UHCI
364#define CONFIG_USB_KEYBOARD
365#define CONFIG_USB_STORAGE
366
367/* Enable needed helper functions */
Jean-Christophe PLAGNIOL-VILLARD52cb4d42009-05-16 12:14:54 +0200368#define CONFIG_SYS_STDIO_DEREGISTER /* needs stdio_deregister */
wdenkf3e0de62003-06-04 15:05:30 +0000369#endif
wdenk7d393ae2002-10-25 21:08:05 +0000370/************************************************************
371 * Debug support
372 ************************************************************/
Jon Loeliger8353e132007-07-08 14:14:17 -0500373#if defined(CONFIG_CMD_KGDB)
wdenk7d393ae2002-10-25 21:08:05 +0000374#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk7d393ae2002-10-25 21:08:05 +0000375#endif
376
377/************************************************************
wdenka2663ea2003-12-07 18:32:37 +0000378 * support BZIP2 compression
379 ************************************************************/
380#define CONFIG_BZIP2 1
381
382/************************************************************
wdenk7d393ae2002-10-25 21:08:05 +0000383 * Ident
384 ************************************************************/
wdenkf3e0de62003-06-04 15:05:30 +0000385
wdenk7d393ae2002-10-25 21:08:05 +0000386#define VERSION_TAG "released"
wdenkf3e0de62003-06-04 15:05:30 +0000387#if !defined(CONFIG_MIP405T)
388#define CONFIG_ISO_STRING "MEV-10072-001"
389#else
390#define CONFIG_ISO_STRING "MEV-10082-001"
391#endif
392
393#if !defined(CONFIG_BOOT_PCI)
394#define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG
395#else
396#define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, PCI_BOOT Version"
397#endif
wdenk7d393ae2002-10-25 21:08:05 +0000398
wdenk7d393ae2002-10-25 21:08:05 +0000399#endif /* __CONFIG_H */