blob: 7473656532e36e110d4bfba1777b3b730d9e90d3 [file] [log] [blame]
Dirk Behmea8b64502008-12-14 09:47:12 +01001/*
2 * (C) Copyright 2006-2008
3 * Texas Instruments, <www.ti.com>
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef _OMAP3_H_
27#define _OMAP3_H_
28
29/* Stuff on L3 Interconnect */
30#define SMX_APE_BASE 0x68000000
31
32/* GPMC */
33#define OMAP34XX_GPMC_BASE 0x6E000000
34
35/* SMS */
36#define OMAP34XX_SMS_BASE 0x6C000000
37
38/* SDRC */
39#define OMAP34XX_SDRC_BASE 0x6D000000
40
41/*
42 * L4 Peripherals - L4 Wakeup and L4 Core now
43 */
44#define OMAP34XX_CORE_L4_IO_BASE 0x48000000
45#define OMAP34XX_WAKEUP_L4_IO_BASE 0x48300000
46#define OMAP34XX_L4_PER 0x49000000
47#define OMAP34XX_L4_IO_BASE OMAP34XX_CORE_L4_IO_BASE
48
49/* CONTROL */
50#define OMAP34XX_CTRL_BASE (OMAP34XX_L4_IO_BASE + 0x2000)
51
52/* UART */
53#define OMAP34XX_UART1 (OMAP34XX_L4_IO_BASE + 0x6a000)
54#define OMAP34XX_UART2 (OMAP34XX_L4_IO_BASE + 0x6c000)
55#define OMAP34XX_UART3 (OMAP34XX_L4_PER + 0x20000)
56
57/* General Purpose Timers */
58#define OMAP34XX_GPT1 0x48318000
59#define OMAP34XX_GPT2 0x49032000
60#define OMAP34XX_GPT3 0x49034000
61#define OMAP34XX_GPT4 0x49036000
62#define OMAP34XX_GPT5 0x49038000
63#define OMAP34XX_GPT6 0x4903A000
64#define OMAP34XX_GPT7 0x4903C000
65#define OMAP34XX_GPT8 0x4903E000
66#define OMAP34XX_GPT9 0x49040000
67#define OMAP34XX_GPT10 0x48086000
68#define OMAP34XX_GPT11 0x48088000
69#define OMAP34XX_GPT12 0x48304000
70
71/* WatchDog Timers (1 secure, 3 GP) */
72#define WD1_BASE 0x4830C000
73#define WD2_BASE 0x48314000
74#define WD3_BASE 0x49030000
75
76/* 32KTIMER */
77#define SYNC_32KTIMER_BASE 0x48320000
78
79#ifndef __ASSEMBLY__
80
81typedef struct s32ktimer {
82 unsigned char res[0x10];
83 unsigned int s32k_cr; /* 0x10 */
84} s32ktimer_t;
85
86#endif /* __ASSEMBLY__ */
87
88/* OMAP3 GPIO registers */
89#define OMAP34XX_GPIO1_BASE 0x48310000
90#define OMAP34XX_GPIO2_BASE 0x49050000
91#define OMAP34XX_GPIO3_BASE 0x49052000
92#define OMAP34XX_GPIO4_BASE 0x49054000
93#define OMAP34XX_GPIO5_BASE 0x49056000
94#define OMAP34XX_GPIO6_BASE 0x49058000
95
96#ifndef __ASSEMBLY__
97typedef struct gpio {
98 unsigned char res1[0x34];
99 unsigned int oe; /* 0x34 */
100 unsigned char res2[0x58];
101 unsigned int cleardataout; /* 0x90 */
102 unsigned int setdataout; /* 0x94 */
103} gpio_t;
104#endif /* __ASSEMBLY__ */
105
106#define GPIO0 (0x1 << 0)
107#define GPIO1 (0x1 << 1)
108#define GPIO2 (0x1 << 2)
109#define GPIO3 (0x1 << 3)
110#define GPIO4 (0x1 << 4)
111#define GPIO5 (0x1 << 5)
112#define GPIO6 (0x1 << 6)
113#define GPIO7 (0x1 << 7)
114#define GPIO8 (0x1 << 8)
115#define GPIO9 (0x1 << 9)
116#define GPIO10 (0x1 << 10)
117#define GPIO11 (0x1 << 11)
118#define GPIO12 (0x1 << 12)
119#define GPIO13 (0x1 << 13)
120#define GPIO14 (0x1 << 14)
121#define GPIO15 (0x1 << 15)
122#define GPIO16 (0x1 << 16)
123#define GPIO17 (0x1 << 17)
124#define GPIO18 (0x1 << 18)
125#define GPIO19 (0x1 << 19)
126#define GPIO20 (0x1 << 20)
127#define GPIO21 (0x1 << 21)
128#define GPIO22 (0x1 << 22)
129#define GPIO23 (0x1 << 23)
130#define GPIO24 (0x1 << 24)
131#define GPIO25 (0x1 << 25)
132#define GPIO26 (0x1 << 26)
133#define GPIO27 (0x1 << 27)
134#define GPIO28 (0x1 << 28)
135#define GPIO29 (0x1 << 29)
136#define GPIO30 (0x1 << 30)
137#define GPIO31 (0x1 << 31)
138
139/* base address for indirect vectors (internal boot mode) */
140#define SRAM_OFFSET0 0x40000000
141#define SRAM_OFFSET1 0x00200000
142#define SRAM_OFFSET2 0x0000F800
143#define SRAM_VECT_CODE (SRAM_OFFSET0 | SRAM_OFFSET1 | \
144 SRAM_OFFSET2)
145
146#define LOW_LEVEL_SRAM_STACK 0x4020FFFC
147
148#define DEBUG_LED1 149 /* gpio */
149#define DEBUG_LED2 150 /* gpio */
150
151#define XDR_POP 5 /* package on package part */
152#define SDR_DISCRETE 4 /* 128M memory SDR module */
153#define DDR_STACKED 3 /* stacked part on 2422 */
154#define DDR_COMBO 2 /* combo part on cpu daughter card */
155#define DDR_DISCRETE 1 /* 2x16 parts on daughter card */
156
157#define DDR_100 100 /* type found on most mem d-boards */
158#define DDR_111 111 /* some combo parts */
159#define DDR_133 133 /* most combo, some mem d-boards */
160#define DDR_165 165 /* future parts */
161
162#define CPU_3430 0x3430
163
164/*
165 * 343x real hardware:
166 * ES1 = rev 0
167 *
168 * 343x code defines:
169 * ES1 = 0+1 = 1
170 * ES1 = 1+1 = 1
171 */
172#define CPU_3430_ES1 1
173#define CPU_3430_ES2 2
174
175#define WIDTH_8BIT 0x0000
176#define WIDTH_16BIT 0x1000 /* bit pos for 16 bit in gpmc */
177
178/* SDP definitions according to FPGA Rev. Is this OK?? */
179#define SDP_3430_V1 0x1
180#define SDP_3430_V2 0x2
181
182/* EVM definitions */
183#define OMAP3EVM_V1 0x1
184#define OMAP3EVM_V2 0x2
185
186/* I2C power management companion definitions */
187#define PWRMGT_ADDR_ID1 0x48
188#define PWRMGT_ADDR_ID2 0x49
189#define PWRMGT_ADDR_ID3 0x4A
190#define PWRMGT_ADDR_ID4 0x4B
191
192/* I2C ID3 (slave3) register */
193#define LEDEN 0xEE
194
195#define LEDAON (0x1 << 0)
196#define LEDBON (0x1 << 1)
197#define LEDAPWM (0x1 << 4)
198#define LEDBPWM (0x1 << 5)
199
200/* I2C ID4 (slave4) register */
201#define VAUX2_DEV_GRP 0x76
202#define VAUX2_DEDICATED 0x79
203#define VAUX3_DEV_GRP 0x7A
204#define VAUX3_DEDICATED 0x7D
205#define VPLL2_DEV_GRP 0x8E
206#define VPLL2_DEDICATED 0x91
207#define VDAC_DEV_GRP 0x96
208#define VDAC_DEDICATED 0x99
209
210#define DEV_GRP_P1 0x20
211#define DEV_GRP_ALL 0xE0
212
213#define VAUX2_VSEL_28 0x09
214#define VAUX3_VSEL_28 0x03
215#define VPLL2_VSEL_18 0x05
216#define VDAC_VSEL_18 0x03
217
218#endif