blob: fc7128e738e53da5eb414d543585054b29cd0cbf [file] [log] [blame]
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +02001/*
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +01002 * (C) Copyright 2003-2006 Wolfgang Denk, DENX Software Engineering,
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +02003 * wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this project.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the Free
9 * Software Foundation; either version 2 of the License, or (at your option)
10 * any later version.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010014 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020015 * for more details.
16 *
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, write to the Free Software Foundation, Inc., 59
19 * Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020025/*
26 * High Level Configuration Options
27 * (easy to change)
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010028 */
29#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
30#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
31#define CONFIG_V38B 1 /* ...on V38B board */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020032#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ...running at 33.000000MHz */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020033
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010034#define CONFIG_RTC_PCF8563 1 /* has PCF8563 RTC */
35#define CONFIG_MPC5200_DDR 1 /* has DDR SDRAM */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020036
Bartlomiej Siekace3f1a42006-11-11 22:48:22 +010037#undef CONFIG_HW_WATCHDOG /* don't use watchdog */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020038
39#define CONFIG_NETCONSOLE 1
40
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010041#define CONFIG_BOARD_EARLY_INIT_R 1 /* do board-specific init */
Bartlomiej Siekacce4acb2006-12-28 19:08:21 +010042#define CONFIG_BOARD_EARLY_INIT_F 1 /* do board-specific init */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020043
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_XLB_PIPELINING 1 /* gives better performance */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020045
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010046#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
47#define BOOTFLAG_WARM 0x02 /* Software reboot */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020048
Becky Bruce31d82672008-05-08 19:02:12 -050049#define CONFIG_HIGH_BATS 1 /* High BATs supported */
50
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020051/*
52 * Serial console configuration
53 */
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010054#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
55#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020057
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020058/*
59 * DDR
60 */
61#define SDRAM_DDR 1 /* is DDR */
62/* Settings for XLB = 132 MHz */
63#define SDRAM_MODE 0x018D0000
64#define SDRAM_EMODE 0x40090000
65#define SDRAM_CONTROL 0x704f0f00
66#define SDRAM_CONFIG1 0x73722930
67#define SDRAM_CONFIG2 0x47770000
68#define SDRAM_TAPDELAY 0x10000000
69
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020070/*
71 * PCI - no suport
72 */
73#undef CONFIG_PCI
74
75/*
76 * Partitions
77 */
78#define CONFIG_MAC_PARTITION 1
79#define CONFIG_DOS_PARTITION 1
80
81/*
82 * USB
83 */
84#define CONFIG_USB_OHCI
85#define CONFIG_USB_STORAGE
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010086#define CONFIG_USB_CLOCK 0x0001BBBB
87#define CONFIG_USB_CONFIG 0x00001000
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020088
Jon Loeligerdca3b3d2007-07-04 22:33:46 -050089
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020090/*
Jon Loeliger079a1362007-07-10 10:12:10 -050091 * BOOTP options
92 */
93#define CONFIG_BOOTP_BOOTFILESIZE
94#define CONFIG_BOOTP_BOOTPATH
95#define CONFIG_BOOTP_GATEWAY
96#define CONFIG_BOOTP_HOSTNAME
97
98
99/*
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500100 * Command line configuration.
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200101 */
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500102#include <config_cmd_default.h>
103
104#define CONFIG_CMD_FAT
105#define CONFIG_CMD_I2C
106#define CONFIG_CMD_IDE
107#define CONFIG_CMD_PING
108#define CONFIG_CMD_DHCP
109#define CONFIG_CMD_DIAG
110#define CONFIG_CMD_IRQ
111#define CONFIG_CMD_JFFS2
112#define CONFIG_CMD_MII
113#define CONFIG_CMD_SDRAM
114#define CONFIG_CMD_DATE
115#define CONFIG_CMD_USB
116#define CONFIG_CMD_FAT
117
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200118
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100119#define CONFIG_TIMESTAMP /* Print image info with timestamp */
120
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200121/*
122 * Boot low with 16 MB Flash
123 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_LOWBOOT 1
125#define CONFIG_SYS_LOWBOOT16 1
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200126
127/*
128 * Autobooting
129 */
130#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
131
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100132#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100133 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200134 "echo"
135
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100136#undef CONFIG_BOOTARGS
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200137
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200138#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200139 "bootcmd=run net_nfs\0" \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100140 "bootdelay=3\0" \
141 "baudrate=115200\0" \
142 "preboot=echo;echo Type \"run flash_nfs\" to mount root " \
143 "filesystem over NFS; echo\0" \
144 "netdev=eth0\0" \
Bartlomiej Siekacce4acb2006-12-28 19:08:21 +0100145 "ramargs=setenv bootargs root=/dev/ram rw wdt=off \0" \
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200146 "addip=setenv bootargs $(bootargs) " \
147 "ip=$(ipaddr):$(serverip):$(gatewayip):" \
148 "$(netmask):$(hostname):$(netdev):off panic=1\0" \
149 "flash_nfs=run nfsargs addip;bootm $(kernel_addr)\0" \
150 "flash_self=run ramargs addip;bootm $(kernel_addr) " \
151 "$(ramdisk_addr)\0" \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100152 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200153 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Bartlomiej Siekacce4acb2006-12-28 19:08:21 +0100154 "nfsroot=$(serverip):$(rootpath) wdt=off\0" \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100155 "hostname=v38b\0" \
156 "ethact=FEC ETHERNET\0" \
157 "rootpath=/opt/eldk-3.1.1/ppc_6xx\0" \
158 "update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; " \
159 "cp.b 200000 ff000000 $(filesize);" \
160 "prot on ff000000 ff03ffff\0" \
161 "load=tftp 200000 $(u-boot)\0" \
162 "netmask=255.255.0.0\0" \
163 "ipaddr=192.168.160.18\0" \
164 "serverip=192.168.1.1\0" \
165 "ethaddr=00:e0:ee:00:05:2e\0" \
166 "bootfile=/tftpboot/v38b/uImage\0" \
167 "u-boot=/tftpboot/v38b/u-boot.bin\0" \
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200168 ""
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200169
170#define CONFIG_BOOTCOMMAND "run net_nfs"
171
172#if defined(CONFIG_MPC5200)
173/*
174 * IPB Bus clocking configuration.
175 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200177#endif
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100178
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200179/*
180 * I2C configuration
181 */
182#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
184#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
185#define CONFIG_SYS_I2C_SLAVE 0x7F
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200186
187/*
188 * EEPROM configuration
189 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
191#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
192#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
193#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200194
195/*
196 * RTC configuration
197 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_I2C_RTC_ADDR 0x51
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200199
200/*
201 * Flash configuration - use CFI driver
202 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200204#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1
206#define CONFIG_SYS_FLASH_BASE 0xFF000000
207#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
208#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
209#define CONFIG_SYS_FLASH_SIZE 0x01000000 /* 16 MiB */
210#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
211#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* flash write speed-up */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200212
213/*
214 * Environment settings
215 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200216#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200218#define CONFIG_ENV_SIZE 0x10000
219#define CONFIG_ENV_SECT_SIZE 0x10000
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200220#define CONFIG_ENV_OVERWRITE 1
221
222/*
223 * Memory map
224 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_MBAR 0xF0000000
226#define CONFIG_SYS_SDRAM_BASE 0x00000000
227#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200228
229/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
231#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200232
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
234#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
235#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200236
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
238#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
239# define CONFIG_SYS_RAMBOOT 1
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200240#endif
241
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256kB for Monitor */
243#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128kB for malloc() */
244#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Linux initial memory map */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200245
246/*
247 * Ethernet configuration
248 */
249#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -0800250#define CONFIG_MPC5xxx_FEC_MII100
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200251#define CONFIG_PHY_ADDR 0x00
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200252#define CONFIG_MII 1
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200253
254/*
255 * GPIO configuration
256 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_GPS_PORT_CONFIG 0x90001404
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200258
259/*
260 * Miscellaneous configurable options
261 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_LONGHELP /* undef to save memory */
263#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500264#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200266#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200268#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
270#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
271#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200272
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
274#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200275
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200277
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200279
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500281#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500283#endif
284
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200285/*
286 * Various low-level settings
287 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
289#define CONFIG_SYS_HID0_FINAL HID0_ICE
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200290
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
292#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
293#define CONFIG_SYS_BOOTCS_CFG 0x00047801
294#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
295#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200296
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_CS_BURST 0x00000000
298#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200299
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_RESET_ADDRESS 0xff000000
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200301
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100302/*
303 * IDE/ATA (supports IDE harddisk)
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200304 */
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100305#undef CONFIG_IDE_8xx_PCCARD /* Don't use IDE with PC Card Adapter */
306#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
307#undef CONFIG_IDE_LED /* LED for ide not supported */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200308
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100309#define CONFIG_IDE_RESET /* reset for ide supported */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200310#define CONFIG_IDE_PREINIT
311
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200312#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
313#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200314
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200316
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200318
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060) /* data I/O offset */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200320
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* normal register accesses offset */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200322
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C) /* alternate registers offset */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200324
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200326
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100327/*
328 * Status LED
329 */
330#define CONFIG_STATUS_LED /* Status LED enabled */
331#define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200332
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_LED_BASE MPC5XXX_GPT7_ENABLE /* Timer 7 GPIO */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200334#ifndef __ASSEMBLY__
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200335typedef unsigned int led_id_t;
336
337#define __led_toggle(_msk) \
338 do { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339 *((volatile long *) (CONFIG_SYS_LED_BASE)) ^= (_msk); \
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200340 } while(0)
341
342#define __led_set(_msk, _st) \
343 do { \
344 if ((_st)) \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345 *((volatile long *) (CONFIG_SYS_LED_BASE)) &= ~(_msk); \
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200346 else \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= (_msk); \
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200348 } while(0)
349
350#define __led_init(_msk, st) \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100351 do { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= 0x34; \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100353 } while(0)
354#endif /* __ASSEMBLY__ */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200355
356#endif /* __CONFIG_H */