blob: 9e623b6e617b9acc725badc1b33884a6866a548c [file] [log] [blame]
Wilson Dinge51f2b12018-03-26 15:57:29 +08001/*
2 * ***************************************************************************
3 * Copyright (C) 2015 Marvell International Ltd.
4 * ***************************************************************************
5 * This program is free software: you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the Free
7 * Software Foundation, either version 2 of the License, or any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 * ***************************************************************************
17 */
18/* pcie_advk.c
19 *
20 * Ported from Linux driver - driver/pci/host/pci-aardvark.c
21 *
22 * Author: Victor Gu <xigu@marvell.com>
23 * Hezi Shahmoon <hezi.shahmoon@marvell.com>
24 *
25 */
26
27#include <common.h>
28#include <dm.h>
29#include <pci.h>
30#include <asm/io.h>
31#include <asm-generic/gpio.h>
Simon Glass336d4612020-02-03 07:36:16 -070032#include <dm/device_compat.h>
Simon Glasscd93d622020-05-10 11:40:13 -060033#include <linux/bitops.h>
Simon Glassc05ed002020-05-10 11:40:11 -060034#include <linux/delay.h>
Wilson Dinge51f2b12018-03-26 15:57:29 +080035#include <linux/ioport.h>
36
37/* PCIe core registers */
38#define PCIE_CORE_CMD_STATUS_REG 0x4
39#define PCIE_CORE_CMD_IO_ACCESS_EN BIT(0)
40#define PCIE_CORE_CMD_MEM_ACCESS_EN BIT(1)
41#define PCIE_CORE_CMD_MEM_IO_REQ_EN BIT(2)
Pali Rohárcb056002021-09-26 00:54:42 +020042#define PCIE_CORE_DEV_REV_REG 0x8
43#define PCIE_CORE_EXP_ROM_BAR_REG 0x30
Pali Rohár1d7ad682021-09-26 00:54:44 +020044#define PCIE_CORE_PCIEXP_CAP_OFF 0xc0
Wilson Dinge51f2b12018-03-26 15:57:29 +080045#define PCIE_CORE_DEV_CTRL_STATS_REG 0xc8
46#define PCIE_CORE_DEV_CTRL_STATS_RELAX_ORDER_DISABLE (0 << 4)
47#define PCIE_CORE_DEV_CTRL_STATS_SNOOP_DISABLE (0 << 11)
Pali Rohárcba6edd2021-02-05 15:32:28 +010048#define PCIE_CORE_DEV_CTRL_STATS_MAX_PAYLOAD_SIZE 0x2
49#define PCIE_CORE_DEV_CTRL_STATS_MAX_PAYLOAD_SIZE_SHIFT 5
50#define PCIE_CORE_DEV_CTRL_STATS_MAX_RD_REQ_SIZE 0x2
51#define PCIE_CORE_DEV_CTRL_STATS_MAX_RD_REQ_SIZE_SHIFT 12
Wilson Dinge51f2b12018-03-26 15:57:29 +080052#define PCIE_CORE_LINK_CTRL_STAT_REG 0xd0
53#define PCIE_CORE_LINK_TRAINING BIT(5)
54#define PCIE_CORE_ERR_CAPCTL_REG 0x118
55#define PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX BIT(5)
56#define PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX_EN BIT(6)
57#define PCIE_CORE_ERR_CAPCTL_ECRC_CHECK BIT(7)
58#define PCIE_CORE_ERR_CAPCTL_ECRC_CHECK_RCV BIT(8)
59
60/* PIO registers base address and register offsets */
61#define PIO_BASE_ADDR 0x4000
62#define PIO_CTRL (PIO_BASE_ADDR + 0x0)
63#define PIO_CTRL_TYPE_MASK GENMASK(3, 0)
64#define PIO_CTRL_ADDR_WIN_DISABLE BIT(24)
65#define PIO_STAT (PIO_BASE_ADDR + 0x4)
66#define PIO_COMPLETION_STATUS_SHIFT 7
67#define PIO_COMPLETION_STATUS_MASK GENMASK(9, 7)
68#define PIO_COMPLETION_STATUS_OK 0
69#define PIO_COMPLETION_STATUS_UR 1
70#define PIO_COMPLETION_STATUS_CRS 2
71#define PIO_COMPLETION_STATUS_CA 4
72#define PIO_NON_POSTED_REQ BIT(10)
73#define PIO_ERR_STATUS BIT(11)
74#define PIO_ADDR_LS (PIO_BASE_ADDR + 0x8)
75#define PIO_ADDR_MS (PIO_BASE_ADDR + 0xc)
76#define PIO_WR_DATA (PIO_BASE_ADDR + 0x10)
77#define PIO_WR_DATA_STRB (PIO_BASE_ADDR + 0x14)
78#define PIO_RD_DATA (PIO_BASE_ADDR + 0x18)
79#define PIO_START (PIO_BASE_ADDR + 0x1c)
80#define PIO_ISR (PIO_BASE_ADDR + 0x20)
81
82/* Aardvark Control registers */
83#define CONTROL_BASE_ADDR 0x4800
84#define PCIE_CORE_CTRL0_REG (CONTROL_BASE_ADDR + 0x0)
85#define PCIE_GEN_SEL_MSK 0x3
86#define PCIE_GEN_SEL_SHIFT 0x0
87#define SPEED_GEN_1 0
88#define SPEED_GEN_2 1
89#define SPEED_GEN_3 2
90#define IS_RC_MSK 1
91#define IS_RC_SHIFT 2
92#define LANE_CNT_MSK 0x18
93#define LANE_CNT_SHIFT 0x3
94#define LANE_COUNT_1 (0 << LANE_CNT_SHIFT)
95#define LANE_COUNT_2 (1 << LANE_CNT_SHIFT)
96#define LANE_COUNT_4 (2 << LANE_CNT_SHIFT)
97#define LANE_COUNT_8 (3 << LANE_CNT_SHIFT)
98#define LINK_TRAINING_EN BIT(6)
99#define PCIE_CORE_CTRL2_REG (CONTROL_BASE_ADDR + 0x8)
100#define PCIE_CORE_CTRL2_RESERVED 0x7
101#define PCIE_CORE_CTRL2_TD_ENABLE BIT(4)
102#define PCIE_CORE_CTRL2_STRICT_ORDER_ENABLE BIT(5)
103#define PCIE_CORE_CTRL2_ADDRWIN_MAP_ENABLE BIT(6)
104
Pali Rohárb3217222021-05-26 17:59:40 +0200105/* PCIe window configuration */
106#define OB_WIN_BASE_ADDR 0x4c00
107#define OB_WIN_BLOCK_SIZE 0x20
108#define OB_WIN_COUNT 8
109#define OB_WIN_REG_ADDR(win, offset) (OB_WIN_BASE_ADDR + \
110 OB_WIN_BLOCK_SIZE * (win) + \
111 (offset))
112#define OB_WIN_MATCH_LS(win) OB_WIN_REG_ADDR(win, 0x00)
113#define OB_WIN_ENABLE BIT(0)
114#define OB_WIN_MATCH_MS(win) OB_WIN_REG_ADDR(win, 0x04)
115#define OB_WIN_REMAP_LS(win) OB_WIN_REG_ADDR(win, 0x08)
116#define OB_WIN_REMAP_MS(win) OB_WIN_REG_ADDR(win, 0x0c)
117#define OB_WIN_MASK_LS(win) OB_WIN_REG_ADDR(win, 0x10)
118#define OB_WIN_MASK_MS(win) OB_WIN_REG_ADDR(win, 0x14)
119#define OB_WIN_ACTIONS(win) OB_WIN_REG_ADDR(win, 0x18)
120#define OB_WIN_DEFAULT_ACTIONS (OB_WIN_ACTIONS(OB_WIN_COUNT-1) + 0x4)
121#define OB_WIN_FUNC_NUM_MASK GENMASK(31, 24)
122#define OB_WIN_FUNC_NUM_SHIFT 24
123#define OB_WIN_FUNC_NUM_ENABLE BIT(23)
124#define OB_WIN_BUS_NUM_BITS_MASK GENMASK(22, 20)
125#define OB_WIN_BUS_NUM_BITS_SHIFT 20
126#define OB_WIN_MSG_CODE_ENABLE BIT(22)
127#define OB_WIN_MSG_CODE_MASK GENMASK(21, 14)
128#define OB_WIN_MSG_CODE_SHIFT 14
129#define OB_WIN_MSG_PAYLOAD_LEN BIT(12)
130#define OB_WIN_ATTR_ENABLE BIT(11)
131#define OB_WIN_ATTR_TC_MASK GENMASK(10, 8)
132#define OB_WIN_ATTR_TC_SHIFT 8
133#define OB_WIN_ATTR_RELAXED BIT(7)
134#define OB_WIN_ATTR_NOSNOOP BIT(6)
135#define OB_WIN_ATTR_POISON BIT(5)
136#define OB_WIN_ATTR_IDO BIT(4)
137#define OB_WIN_TYPE_MASK GENMASK(3, 0)
138#define OB_WIN_TYPE_SHIFT 0
139#define OB_WIN_TYPE_MEM 0x0
140#define OB_WIN_TYPE_IO 0x4
141#define OB_WIN_TYPE_CONFIG_TYPE0 0x8
142#define OB_WIN_TYPE_CONFIG_TYPE1 0x9
143#define OB_WIN_TYPE_MSG 0xc
144
Wilson Dinge51f2b12018-03-26 15:57:29 +0800145/* LMI registers base address and register offsets */
146#define LMI_BASE_ADDR 0x6000
147#define CFG_REG (LMI_BASE_ADDR + 0x0)
148#define LTSSM_SHIFT 24
149#define LTSSM_MASK 0x3f
150#define LTSSM_L0 0x10
Pali Rohár6b2771c2021-09-26 00:54:41 +0200151#define LTSSM_DISABLED 0x20
Pali Rohár2fa30d02021-03-03 14:37:59 +0100152#define VENDOR_ID_REG (LMI_BASE_ADDR + 0x44)
Wilson Dinge51f2b12018-03-26 15:57:29 +0800153
154/* PCIe core controller registers */
155#define CTRL_CORE_BASE_ADDR 0x18000
156#define CTRL_CONFIG_REG (CTRL_CORE_BASE_ADDR + 0x0)
157#define CTRL_MODE_SHIFT 0x0
158#define CTRL_MODE_MASK 0x1
159#define PCIE_CORE_MODE_DIRECT 0x0
160#define PCIE_CORE_MODE_COMMAND 0x1
161
162/* Transaction types */
163#define PCIE_CONFIG_RD_TYPE0 0x8
164#define PCIE_CONFIG_RD_TYPE1 0x9
165#define PCIE_CONFIG_WR_TYPE0 0xa
166#define PCIE_CONFIG_WR_TYPE1 0xb
167
168/* PCI_BDF shifts 8bit, so we need extra 4bit shift */
Pali Rohárcb056002021-09-26 00:54:42 +0200169#define PCIE_BDF(b, d, f) (PCI_BDF(b, d, f) << 4)
Wilson Dinge51f2b12018-03-26 15:57:29 +0800170#define PCIE_CONF_BUS(bus) (((bus) & 0xff) << 20)
171#define PCIE_CONF_DEV(dev) (((dev) & 0x1f) << 15)
172#define PCIE_CONF_FUNC(fun) (((fun) & 0x7) << 12)
173#define PCIE_CONF_REG(reg) ((reg) & 0xffc)
174#define PCIE_CONF_ADDR(bus, devfn, where) \
175 (PCIE_CONF_BUS(bus) | PCIE_CONF_DEV(PCI_SLOT(devfn)) | \
176 PCIE_CONF_FUNC(PCI_FUNC(devfn)) | PCIE_CONF_REG(where))
177
178/* PCIe Retries & Timeout definitions */
Pali Roháreccbd4a2021-04-22 16:23:04 +0200179#define PIO_MAX_RETRIES 1500
180#define PIO_WAIT_TIMEOUT 1000
181#define LINK_MAX_RETRIES 10
Wilson Dinge51f2b12018-03-26 15:57:29 +0800182#define LINK_WAIT_TIMEOUT 100000
183
Wilson Dinge51f2b12018-03-26 15:57:29 +0800184#define CFG_RD_CRS_VAL 0xFFFF0001
185
Wilson Dinge51f2b12018-03-26 15:57:29 +0800186/**
187 * struct pcie_advk - Advk PCIe controller state
188 *
Marek Behún8247c902021-09-26 00:54:46 +0200189 * @base: The base address of the register space.
190 * @first_busno: Bus number of the PCIe root-port.
191 * This may vary depending on the PCIe setup.
192 * @sec_busno: Bus number for the device behind the PCIe root-port.
193 * @dev: The pointer to PCI uclass device.
194 * @reset_gpio: GPIO descriptor for PERST.
195 * @cfgcache: Buffer for emulation of PCIe Root Port's PCI Bridge registers
196 * that are not available on Aardvark.
197 * @cfgcrssve: For CRSSVE emulation.
Wilson Dinge51f2b12018-03-26 15:57:29 +0800198 */
199struct pcie_advk {
Marek Behún96a3c982021-09-26 00:54:45 +0200200 void *base;
201 int first_busno;
202 int sec_busno;
203 struct udevice *dev;
204 struct gpio_desc reset_gpio;
205 u32 cfgcache[0x34 - 0x10];
206 bool cfgcrssve;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800207};
208
209static inline void advk_writel(struct pcie_advk *pcie, uint val, uint reg)
210{
211 writel(val, pcie->base + reg);
212}
213
214static inline uint advk_readl(struct pcie_advk *pcie, uint reg)
215{
216 return readl(pcie->base + reg);
217}
218
219/**
220 * pcie_advk_addr_valid() - Check for valid bus address
221 *
Pali Rohárcb056002021-09-26 00:54:42 +0200222 * @pcie: Pointer to the PCI bus
223 * @busno: Bus number of PCI device
224 * @dev: Device number of PCI device
225 * @func: Function number of PCI device
Wilson Dinge51f2b12018-03-26 15:57:29 +0800226 * @bdf: The PCI device to access
Wilson Dinge51f2b12018-03-26 15:57:29 +0800227 *
Pali Rohárcb056002021-09-26 00:54:42 +0200228 * Return: true on valid, false on invalid
Wilson Dinge51f2b12018-03-26 15:57:29 +0800229 */
Pali Rohárcb056002021-09-26 00:54:42 +0200230static bool pcie_advk_addr_valid(struct pcie_advk *pcie,
231 int busno, u8 dev, u8 func)
Wilson Dinge51f2b12018-03-26 15:57:29 +0800232{
Pali Rohárcb056002021-09-26 00:54:42 +0200233 /* On the primary (local) bus there is only one PCI Bridge */
234 if (busno == pcie->first_busno && (dev != 0 || func != 0))
235 return false;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800236
Pali Rohárcb056002021-09-26 00:54:42 +0200237 /*
238 * In PCI-E only a single device (0) can exist on the secondary bus.
239 * Beyond the secondary bus, there might be a Switch and anything is
240 * possible.
241 */
242 if (busno == pcie->sec_busno && dev != 0)
243 return false;
244
245 return true;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800246}
247
248/**
249 * pcie_advk_wait_pio() - Wait for PIO access to be accomplished
250 *
251 * @pcie: The PCI device to access
252 *
Pali Roháreccbd4a2021-04-22 16:23:04 +0200253 * Wait up to 1.5 seconds for PIO access to be accomplished.
Wilson Dinge51f2b12018-03-26 15:57:29 +0800254 *
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200255 * Return positive - retry count if PIO access is accomplished.
256 * Return negative - error if PIO access is timed out.
Wilson Dinge51f2b12018-03-26 15:57:29 +0800257 */
258static int pcie_advk_wait_pio(struct pcie_advk *pcie)
259{
260 uint start, isr;
261 uint count;
262
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200263 for (count = 1; count <= PIO_MAX_RETRIES; count++) {
Wilson Dinge51f2b12018-03-26 15:57:29 +0800264 start = advk_readl(pcie, PIO_START);
265 isr = advk_readl(pcie, PIO_ISR);
266 if (!start && isr)
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200267 return count;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800268 /*
269 * Do not check the PIO state too frequently,
270 * 100us delay is appropriate.
271 */
272 udelay(PIO_WAIT_TIMEOUT);
273 }
274
Pali Roháreccbd4a2021-04-22 16:23:04 +0200275 dev_err(pcie->dev, "PIO read/write transfer time out\n");
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200276 return -ETIMEDOUT;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800277}
278
279/**
280 * pcie_advk_check_pio_status() - Validate PIO status and get the read result
281 *
282 * @pcie: Pointer to the PCI bus
Pali Rohár4cd61c42021-08-09 09:53:13 +0200283 * @allow_crs: Only for read requests, if CRS response is allowed
284 * @read_val: Pointer to the read result
Wilson Dinge51f2b12018-03-26 15:57:29 +0800285 *
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200286 * Return: 0 on success
Wilson Dinge51f2b12018-03-26 15:57:29 +0800287 */
288static int pcie_advk_check_pio_status(struct pcie_advk *pcie,
Pali Rohár4cd61c42021-08-09 09:53:13 +0200289 bool allow_crs,
Wilson Dinge51f2b12018-03-26 15:57:29 +0800290 uint *read_val)
291{
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200292 int ret;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800293 uint reg;
294 unsigned int status;
295 char *strcomp_status, *str_posted;
296
297 reg = advk_readl(pcie, PIO_STAT);
298 status = (reg & PIO_COMPLETION_STATUS_MASK) >>
299 PIO_COMPLETION_STATUS_SHIFT;
300
301 switch (status) {
302 case PIO_COMPLETION_STATUS_OK:
303 if (reg & PIO_ERR_STATUS) {
304 strcomp_status = "COMP_ERR";
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200305 ret = -EFAULT;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800306 break;
307 }
308 /* Get the read result */
Pali Rohár4cd61c42021-08-09 09:53:13 +0200309 if (read_val)
Wilson Dinge51f2b12018-03-26 15:57:29 +0800310 *read_val = advk_readl(pcie, PIO_RD_DATA);
311 /* No error */
312 strcomp_status = NULL;
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200313 ret = 0;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800314 break;
315 case PIO_COMPLETION_STATUS_UR:
Pali Rohár4cd61c42021-08-09 09:53:13 +0200316 strcomp_status = "UR";
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200317 ret = -EOPNOTSUPP;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800318 break;
319 case PIO_COMPLETION_STATUS_CRS:
Pali Rohár4cd61c42021-08-09 09:53:13 +0200320 if (allow_crs && read_val) {
Wilson Dinge51f2b12018-03-26 15:57:29 +0800321 /* For reading, CRS is not an error status. */
322 *read_val = CFG_RD_CRS_VAL;
323 strcomp_status = NULL;
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200324 ret = 0;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800325 } else {
326 strcomp_status = "CRS";
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200327 ret = -EAGAIN;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800328 }
329 break;
330 case PIO_COMPLETION_STATUS_CA:
331 strcomp_status = "CA";
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200332 ret = -ECANCELED;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800333 break;
334 default:
335 strcomp_status = "Unknown";
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200336 ret = -EINVAL;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800337 break;
338 }
339
340 if (!strcomp_status)
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200341 return ret;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800342
343 if (reg & PIO_NON_POSTED_REQ)
344 str_posted = "Non-posted";
345 else
346 str_posted = "Posted";
347
Marek Behún157bc522021-09-07 17:27:08 +0200348 dev_dbg(pcie->dev, "%s PIO Response Status: %s, %#x @ %#x\n",
Wilson Dinge51f2b12018-03-26 15:57:29 +0800349 str_posted, strcomp_status, reg,
350 advk_readl(pcie, PIO_ADDR_LS));
351
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200352 return ret;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800353}
354
355/**
356 * pcie_advk_read_config() - Read from configuration space
357 *
358 * @bus: Pointer to the PCI bus
359 * @bdf: Identifies the PCIe device to access
360 * @offset: The offset into the device's configuration space
361 * @valuep: A pointer at which to store the read value
362 * @size: Indicates the size of access to perform
363 *
364 * Read a value of size @size from offset @offset within the configuration
365 * space of the device identified by the bus, device & function numbers in @bdf
366 * on the PCI bus @bus.
367 *
368 * Return: 0 on success
369 */
Simon Glassc4e72c42020-01-27 08:49:37 -0700370static int pcie_advk_read_config(const struct udevice *bus, pci_dev_t bdf,
Wilson Dinge51f2b12018-03-26 15:57:29 +0800371 uint offset, ulong *valuep,
372 enum pci_size_t size)
373{
374 struct pcie_advk *pcie = dev_get_priv(bus);
Pali Rohárcb056002021-09-26 00:54:42 +0200375 int busno = PCI_BUS(bdf) - dev_seq(bus);
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200376 int retry_count;
Pali Rohár4cd61c42021-08-09 09:53:13 +0200377 bool allow_crs;
Pali Rohárcb056002021-09-26 00:54:42 +0200378 ulong data;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800379 uint reg;
380 int ret;
381
382 dev_dbg(pcie->dev, "PCIE CFG read: (b,d,f)=(%2d,%2d,%2d) ",
383 PCI_BUS(bdf), PCI_DEV(bdf), PCI_FUNC(bdf));
384
Pali Rohárcb056002021-09-26 00:54:42 +0200385 if (!pcie_advk_addr_valid(pcie, busno, PCI_DEV(bdf), PCI_FUNC(bdf))) {
Wilson Dinge51f2b12018-03-26 15:57:29 +0800386 dev_dbg(pcie->dev, "- out of range\n");
387 *valuep = pci_get_ff(size);
388 return 0;
389 }
390
Pali Rohár758262b2021-08-27 14:14:43 +0200391 /*
Pali Rohárcb056002021-09-26 00:54:42 +0200392 * The configuration space of the PCI Bridge on primary (local) bus is
393 * not accessible via PIO transfers like all other PCIe devices. PCI
394 * Bridge config registers are available directly in Aardvark memory
395 * space starting at offset zero. Moreover PCI Bridge registers in the
396 * range 0x10 - 0x34 are not available and register 0x38 (Expansion ROM
397 * Base Address) is at offset 0x30.
398 * We therefore read configuration space content of the primary PCI
399 * Bridge from our virtual cache.
400 */
401 if (busno == pcie->first_busno) {
402 if (offset >= 0x10 && offset < 0x34)
403 data = pcie->cfgcache[(offset - 0x10) / 4];
404 else if ((offset & ~3) == PCI_ROM_ADDRESS1)
405 data = advk_readl(pcie, PCIE_CORE_EXP_ROM_BAR_REG);
406 else
407 data = advk_readl(pcie, offset & ~3);
408
409 if ((offset & ~3) == (PCI_HEADER_TYPE & ~3)) {
410 /*
411 * Change Header Type of PCI Bridge device to Type 1
412 * (0x01, used by PCI Bridges) because hardwired value
413 * is Type 0 (0x00, used by Endpoint devices).
414 */
415 data &= ~0x007f0000;
416 data |= PCI_HEADER_TYPE_BRIDGE << 16;
417 }
418
Pali Rohár1d7ad682021-09-26 00:54:44 +0200419 if ((offset & ~3) == PCIE_CORE_PCIEXP_CAP_OFF + PCI_EXP_RTCTL) {
420 /* CRSSVE bit is stored only in cache */
421 if (pcie->cfgcrssve)
422 data |= PCI_EXP_RTCTL_CRSSVE;
423 }
424
425 if ((offset & ~3) == PCIE_CORE_PCIEXP_CAP_OFF +
426 (PCI_EXP_RTCAP & ~3)) {
427 /* CRS is emulated below, so set CRSVIS capability */
428 data |= PCI_EXP_RTCAP_CRSVIS << 16;
429 }
430
Pali Rohárcb056002021-09-26 00:54:42 +0200431 *valuep = pci_conv_32_to_size(data, offset, size);
432
433 return 0;
434 }
435
436 /*
Pali Rohár758262b2021-08-27 14:14:43 +0200437 * Returning fabricated CRS value (0xFFFF0001) by PCIe Root Complex to
438 * OS is allowed only for 4-byte PCI_VENDOR_ID config read request and
439 * only when CRSSVE bit in Root Port PCIe device is enabled. In all
440 * other error PCIe Root Complex must return all-ones.
Pali Rohár1d7ad682021-09-26 00:54:44 +0200441 *
Pali Rohár758262b2021-08-27 14:14:43 +0200442 * U-Boot currently does not support handling of CRS return value for
443 * PCI_VENDOR_ID config read request and also does not set CRSSVE bit.
Pali Rohár1d7ad682021-09-26 00:54:44 +0200444 * So it means that pcie->cfgcrssve is false. But the code is prepared
445 * for returning CRS, so that if U-Boot does support CRS in the future,
446 * it will work for Aardvark.
Pali Rohár758262b2021-08-27 14:14:43 +0200447 */
Pali Rohárbd4064f2021-10-19 11:05:01 +0200448 allow_crs = (offset == PCI_VENDOR_ID) && (size == PCI_SIZE_32) && pcie->cfgcrssve;
Pali Rohár4cd61c42021-08-09 09:53:13 +0200449
Pali Roháreccbd4a2021-04-22 16:23:04 +0200450 if (advk_readl(pcie, PIO_START)) {
451 dev_err(pcie->dev,
452 "Previous PIO read/write transfer is still running\n");
Pali Rohár4cd61c42021-08-09 09:53:13 +0200453 if (allow_crs) {
454 *valuep = CFG_RD_CRS_VAL;
455 return 0;
456 }
457 *valuep = pci_get_ff(size);
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200458 return -EAGAIN;
Pali Roháreccbd4a2021-04-22 16:23:04 +0200459 }
Wilson Dinge51f2b12018-03-26 15:57:29 +0800460
461 /* Program the control register */
462 reg = advk_readl(pcie, PIO_CTRL);
463 reg &= ~PIO_CTRL_TYPE_MASK;
Pali Rohárcb056002021-09-26 00:54:42 +0200464 if (busno == pcie->sec_busno)
Wilson Dinge51f2b12018-03-26 15:57:29 +0800465 reg |= PCIE_CONFIG_RD_TYPE0;
466 else
467 reg |= PCIE_CONFIG_RD_TYPE1;
468 advk_writel(pcie, reg, PIO_CTRL);
469
470 /* Program the address registers */
Pali Rohárcb056002021-09-26 00:54:42 +0200471 reg = PCIE_BDF(busno, PCI_DEV(bdf), PCI_FUNC(bdf)) | PCIE_CONF_REG(offset);
Wilson Dinge51f2b12018-03-26 15:57:29 +0800472 advk_writel(pcie, reg, PIO_ADDR_LS);
473 advk_writel(pcie, 0, PIO_ADDR_MS);
474
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200475 retry_count = 0;
476
477retry:
Wilson Dinge51f2b12018-03-26 15:57:29 +0800478 /* Start the transfer */
Pali Roháreccbd4a2021-04-22 16:23:04 +0200479 advk_writel(pcie, 1, PIO_ISR);
Wilson Dinge51f2b12018-03-26 15:57:29 +0800480 advk_writel(pcie, 1, PIO_START);
481
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200482 ret = pcie_advk_wait_pio(pcie);
483 if (ret < 0) {
Pali Rohár4cd61c42021-08-09 09:53:13 +0200484 if (allow_crs) {
485 *valuep = CFG_RD_CRS_VAL;
486 return 0;
487 }
488 *valuep = pci_get_ff(size);
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200489 return ret;
Pali Roháreccbd4a2021-04-22 16:23:04 +0200490 }
Wilson Dinge51f2b12018-03-26 15:57:29 +0800491
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200492 retry_count += ret;
493
Wilson Dinge51f2b12018-03-26 15:57:29 +0800494 /* Check PIO status and get the read result */
Pali Rohár4cd61c42021-08-09 09:53:13 +0200495 ret = pcie_advk_check_pio_status(pcie, allow_crs, &reg);
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200496 if (ret == -EAGAIN && retry_count < PIO_MAX_RETRIES)
497 goto retry;
Pali Rohár4cd61c42021-08-09 09:53:13 +0200498 if (ret) {
499 *valuep = pci_get_ff(size);
Wilson Dinge51f2b12018-03-26 15:57:29 +0800500 return ret;
Pali Rohár4cd61c42021-08-09 09:53:13 +0200501 }
Wilson Dinge51f2b12018-03-26 15:57:29 +0800502
503 dev_dbg(pcie->dev, "(addr,size,val)=(0x%04x, %d, 0x%08x)\n",
504 offset, size, reg);
505 *valuep = pci_conv_32_to_size(reg, offset, size);
506
507 return 0;
508}
509
510/**
511 * pcie_calc_datastrobe() - Calculate data strobe
512 *
513 * @offset: The offset into the device's configuration space
514 * @size: Indicates the size of access to perform
515 *
516 * Calculate data strobe according to offset and size
517 *
518 */
519static uint pcie_calc_datastrobe(uint offset, enum pci_size_t size)
520{
521 uint bytes, data_strobe;
522
523 switch (size) {
524 case PCI_SIZE_8:
525 bytes = 1;
526 break;
527 case PCI_SIZE_16:
528 bytes = 2;
529 break;
530 default:
531 bytes = 4;
532 }
533
534 data_strobe = GENMASK(bytes - 1, 0) << (offset & 0x3);
535
536 return data_strobe;
537}
538
539/**
540 * pcie_advk_write_config() - Write to configuration space
541 *
542 * @bus: Pointer to the PCI bus
543 * @bdf: Identifies the PCIe device to access
544 * @offset: The offset into the device's configuration space
545 * @value: The value to write
546 * @size: Indicates the size of access to perform
547 *
548 * Write the value @value of size @size from offset @offset within the
549 * configuration space of the device identified by the bus, device & function
550 * numbers in @bdf on the PCI bus @bus.
551 *
552 * Return: 0 on success
553 */
554static int pcie_advk_write_config(struct udevice *bus, pci_dev_t bdf,
555 uint offset, ulong value,
556 enum pci_size_t size)
557{
558 struct pcie_advk *pcie = dev_get_priv(bus);
Pali Rohárcb056002021-09-26 00:54:42 +0200559 int busno = PCI_BUS(bdf) - dev_seq(bus);
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200560 int retry_count;
Pali Rohárcb056002021-09-26 00:54:42 +0200561 ulong data;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800562 uint reg;
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200563 int ret;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800564
565 dev_dbg(pcie->dev, "PCIE CFG write: (b,d,f)=(%2d,%2d,%2d) ",
566 PCI_BUS(bdf), PCI_DEV(bdf), PCI_FUNC(bdf));
567 dev_dbg(pcie->dev, "(addr,size,val)=(0x%04x, %d, 0x%08lx)\n",
568 offset, size, value);
569
Pali Rohárcb056002021-09-26 00:54:42 +0200570 if (!pcie_advk_addr_valid(pcie, busno, PCI_DEV(bdf), PCI_FUNC(bdf))) {
Wilson Dinge51f2b12018-03-26 15:57:29 +0800571 dev_dbg(pcie->dev, "- out of range\n");
572 return 0;
573 }
574
Pali Rohárcb056002021-09-26 00:54:42 +0200575 /*
576 * As explained in pcie_advk_read_config(), for the configuration
577 * space of the primary PCI Bridge, we write the content into virtual
578 * cache.
579 */
580 if (busno == pcie->first_busno) {
581 if (offset >= 0x10 && offset < 0x34) {
582 data = pcie->cfgcache[(offset - 0x10) / 4];
583 data = pci_conv_size_to_32(data, value, offset, size);
Pali Roháraaddce02021-10-12 13:19:19 +0200584 /* This PCI bridge does not have configurable bars */
585 if ((offset & ~3) == PCI_BASE_ADDRESS_0 ||
586 (offset & ~3) == PCI_BASE_ADDRESS_1)
587 data = 0x0;
Pali Rohárcb056002021-09-26 00:54:42 +0200588 pcie->cfgcache[(offset - 0x10) / 4] = data;
589 } else if ((offset & ~3) == PCI_ROM_ADDRESS1) {
590 data = advk_readl(pcie, PCIE_CORE_EXP_ROM_BAR_REG);
591 data = pci_conv_size_to_32(data, value, offset, size);
592 advk_writel(pcie, data, PCIE_CORE_EXP_ROM_BAR_REG);
593 } else {
594 data = advk_readl(pcie, offset & ~3);
595 data = pci_conv_size_to_32(data, value, offset, size);
596 advk_writel(pcie, data, offset & ~3);
597 }
598
599 if (offset == PCI_PRIMARY_BUS)
600 pcie->first_busno = data & 0xff;
601
602 if (offset == PCI_SECONDARY_BUS ||
603 (offset == PCI_PRIMARY_BUS && size != PCI_SIZE_8))
604 pcie->sec_busno = (data >> 8) & 0xff;
605
Pali Rohár1d7ad682021-09-26 00:54:44 +0200606 if ((offset & ~3) == PCIE_CORE_PCIEXP_CAP_OFF + PCI_EXP_RTCTL)
607 pcie->cfgcrssve = data & PCI_EXP_RTCTL_CRSSVE;
608
Pali Rohárcb056002021-09-26 00:54:42 +0200609 return 0;
610 }
611
Pali Roháreccbd4a2021-04-22 16:23:04 +0200612 if (advk_readl(pcie, PIO_START)) {
613 dev_err(pcie->dev,
614 "Previous PIO read/write transfer is still running\n");
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200615 return -EAGAIN;
Pali Roháreccbd4a2021-04-22 16:23:04 +0200616 }
Wilson Dinge51f2b12018-03-26 15:57:29 +0800617
618 /* Program the control register */
619 reg = advk_readl(pcie, PIO_CTRL);
620 reg &= ~PIO_CTRL_TYPE_MASK;
Pali Rohárcb056002021-09-26 00:54:42 +0200621 if (busno == pcie->sec_busno)
Wilson Dinge51f2b12018-03-26 15:57:29 +0800622 reg |= PCIE_CONFIG_WR_TYPE0;
623 else
624 reg |= PCIE_CONFIG_WR_TYPE1;
625 advk_writel(pcie, reg, PIO_CTRL);
626
627 /* Program the address registers */
Pali Rohárcb056002021-09-26 00:54:42 +0200628 reg = PCIE_BDF(busno, PCI_DEV(bdf), PCI_FUNC(bdf)) | PCIE_CONF_REG(offset);
Wilson Dinge51f2b12018-03-26 15:57:29 +0800629 advk_writel(pcie, reg, PIO_ADDR_LS);
630 advk_writel(pcie, 0, PIO_ADDR_MS);
631 dev_dbg(pcie->dev, "\tPIO req. - addr = 0x%08x\n", reg);
632
633 /* Program the data register */
634 reg = pci_conv_size_to_32(0, value, offset, size);
635 advk_writel(pcie, reg, PIO_WR_DATA);
636 dev_dbg(pcie->dev, "\tPIO req. - val = 0x%08x\n", reg);
637
638 /* Program the data strobe */
639 reg = pcie_calc_datastrobe(offset, size);
640 advk_writel(pcie, reg, PIO_WR_DATA_STRB);
641 dev_dbg(pcie->dev, "\tPIO req. - strb = 0x%02x\n", reg);
642
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200643 retry_count = 0;
644
645retry:
Wilson Dinge51f2b12018-03-26 15:57:29 +0800646 /* Start the transfer */
Pali Roháreccbd4a2021-04-22 16:23:04 +0200647 advk_writel(pcie, 1, PIO_ISR);
Wilson Dinge51f2b12018-03-26 15:57:29 +0800648 advk_writel(pcie, 1, PIO_START);
649
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200650 ret = pcie_advk_wait_pio(pcie);
651 if (ret < 0)
652 return ret;
653
654 retry_count += ret;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800655
656 /* Check PIO status */
Pali Rohárd9ac6e22021-08-27 14:14:44 +0200657 ret = pcie_advk_check_pio_status(pcie, false, NULL);
658 if (ret == -EAGAIN && retry_count < PIO_MAX_RETRIES)
659 goto retry;
660 return ret;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800661}
662
663/**
664 * pcie_advk_link_up() - Check if PCIe link is up or not
665 *
666 * @pcie: The PCI device to access
667 *
668 * Return 1 (true) on link up.
669 * Return 0 (false) on link down.
670 */
671static int pcie_advk_link_up(struct pcie_advk *pcie)
672{
673 u32 val, ltssm_state;
674
675 val = advk_readl(pcie, CFG_REG);
676 ltssm_state = (val >> LTSSM_SHIFT) & LTSSM_MASK;
Pali Rohár6b2771c2021-09-26 00:54:41 +0200677 return ltssm_state >= LTSSM_L0 && ltssm_state < LTSSM_DISABLED;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800678}
679
680/**
681 * pcie_advk_wait_for_link() - Wait for link training to be accomplished
682 *
683 * @pcie: The PCI device to access
684 *
685 * Wait up to 1 second for link training to be accomplished.
686 *
687 * Return 1 (true) if link training ends up with link up success.
688 * Return 0 (false) if link training ends up with link up failure.
689 */
690static int pcie_advk_wait_for_link(struct pcie_advk *pcie)
691{
692 int retries;
693
694 /* check if the link is up or not */
Pali Roháreccbd4a2021-04-22 16:23:04 +0200695 for (retries = 0; retries < LINK_MAX_RETRIES; retries++) {
Wilson Dinge51f2b12018-03-26 15:57:29 +0800696 if (pcie_advk_link_up(pcie)) {
Pali Rohárcb056002021-09-26 00:54:42 +0200697 printf("PCIe: Link up\n");
Wilson Dinge51f2b12018-03-26 15:57:29 +0800698 return 0;
699 }
700
701 udelay(LINK_WAIT_TIMEOUT);
702 }
703
Pali Rohárcb056002021-09-26 00:54:42 +0200704 printf("PCIe: Link down\n");
Wilson Dinge51f2b12018-03-26 15:57:29 +0800705
706 return -ETIMEDOUT;
707}
708
Pali Rohárb3217222021-05-26 17:59:40 +0200709/*
710 * Set PCIe address window register which could be used for memory
711 * mapping.
712 */
713static void pcie_advk_set_ob_win(struct pcie_advk *pcie, u8 win_num,
714 phys_addr_t match, phys_addr_t remap,
715 phys_addr_t mask, u32 actions)
716{
717 advk_writel(pcie, OB_WIN_ENABLE |
718 lower_32_bits(match), OB_WIN_MATCH_LS(win_num));
719 advk_writel(pcie, upper_32_bits(match), OB_WIN_MATCH_MS(win_num));
720 advk_writel(pcie, lower_32_bits(remap), OB_WIN_REMAP_LS(win_num));
721 advk_writel(pcie, upper_32_bits(remap), OB_WIN_REMAP_MS(win_num));
722 advk_writel(pcie, lower_32_bits(mask), OB_WIN_MASK_LS(win_num));
723 advk_writel(pcie, upper_32_bits(mask), OB_WIN_MASK_MS(win_num));
724 advk_writel(pcie, actions, OB_WIN_ACTIONS(win_num));
725}
726
727static void pcie_advk_disable_ob_win(struct pcie_advk *pcie, u8 win_num)
728{
729 advk_writel(pcie, 0, OB_WIN_MATCH_LS(win_num));
730 advk_writel(pcie, 0, OB_WIN_MATCH_MS(win_num));
731 advk_writel(pcie, 0, OB_WIN_REMAP_LS(win_num));
732 advk_writel(pcie, 0, OB_WIN_REMAP_MS(win_num));
733 advk_writel(pcie, 0, OB_WIN_MASK_LS(win_num));
734 advk_writel(pcie, 0, OB_WIN_MASK_MS(win_num));
735 advk_writel(pcie, 0, OB_WIN_ACTIONS(win_num));
736}
737
738static void pcie_advk_set_ob_region(struct pcie_advk *pcie, int *wins,
739 struct pci_region *region, u32 actions)
740{
741 phys_addr_t phys_start = region->phys_start;
742 pci_addr_t bus_start = region->bus_start;
743 pci_size_t size = region->size;
744 phys_addr_t win_mask;
745 u64 win_size;
746
747 if (*wins == -1)
748 return;
749
750 /*
751 * The n-th PCIe window is configured by tuple (match, remap, mask)
Pali Rohár960d4592021-07-08 20:19:00 +0200752 * and an access to address A uses this window if A matches the
Pali Rohárb3217222021-05-26 17:59:40 +0200753 * match with given mask.
754 * So every PCIe window size must be a power of two and every start
755 * address must be aligned to window size. Minimal size is 64 KiB
Pali Rohára8314952021-07-08 20:18:58 +0200756 * because lower 16 bits of mask must be zero. Remapped address
757 * may have set only bits from the mask.
Pali Rohárb3217222021-05-26 17:59:40 +0200758 */
759 while (*wins < OB_WIN_COUNT && size > 0) {
760 /* Calculate the largest aligned window size */
761 win_size = (1ULL << (fls64(size) - 1)) |
762 (phys_start ? (1ULL << __ffs64(phys_start)) : 0);
763 win_size = 1ULL << __ffs64(win_size);
Pali Rohára8314952021-07-08 20:18:58 +0200764 win_mask = ~(win_size - 1);
765 if (win_size < 0x10000 || (bus_start & ~win_mask))
Pali Rohárb3217222021-05-26 17:59:40 +0200766 break;
767
768 dev_dbg(pcie->dev,
769 "Configuring PCIe window %d: [0x%llx-0x%llx] as 0x%x\n",
770 *wins, (u64)phys_start, (u64)phys_start + win_size,
771 actions);
Pali Rohárb3217222021-05-26 17:59:40 +0200772 pcie_advk_set_ob_win(pcie, *wins, phys_start, bus_start,
773 win_mask, actions);
774
775 phys_start += win_size;
776 bus_start += win_size;
777 size -= win_size;
778 (*wins)++;
779 }
780
781 if (size > 0) {
782 *wins = -1;
783 dev_err(pcie->dev,
784 "Invalid PCIe region [0x%llx-0x%llx]\n",
785 (u64)region->phys_start,
786 (u64)region->phys_start + region->size);
787 }
788}
789
Wilson Dinge51f2b12018-03-26 15:57:29 +0800790/**
791 * pcie_advk_setup_hw() - PCIe initailzation
792 *
793 * @pcie: The PCI device to access
794 *
795 * Return: 0 on success
796 */
797static int pcie_advk_setup_hw(struct pcie_advk *pcie)
798{
Pali Rohárb3217222021-05-26 17:59:40 +0200799 struct pci_region *io, *mem, *pref;
800 int i, wins;
Wilson Dinge51f2b12018-03-26 15:57:29 +0800801 u32 reg;
802
803 /* Set to Direct mode */
804 reg = advk_readl(pcie, CTRL_CONFIG_REG);
805 reg &= ~(CTRL_MODE_MASK << CTRL_MODE_SHIFT);
806 reg |= ((PCIE_CORE_MODE_DIRECT & CTRL_MODE_MASK) << CTRL_MODE_SHIFT);
807 advk_writel(pcie, reg, CTRL_CONFIG_REG);
808
809 /* Set PCI global control register to RC mode */
810 reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
811 reg |= (IS_RC_MSK << IS_RC_SHIFT);
812 advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
813
Pali Rohár2fa30d02021-03-03 14:37:59 +0100814 /*
815 * Replace incorrect PCI vendor id value 0x1b4b by correct value 0x11ab.
816 * VENDOR_ID_REG contains vendor id in low 16 bits and subsystem vendor
817 * id in high 16 bits. Updating this register changes readback value of
818 * read-only vendor id bits in PCIE_CORE_DEV_ID_REG register. Workaround
819 * for erratum 4.1: "The value of device and vendor ID is incorrect".
820 */
821 advk_writel(pcie, 0x11ab11ab, VENDOR_ID_REG);
822
Pali Rohárcb056002021-09-26 00:54:42 +0200823 /*
824 * Change Class Code of PCI Bridge device to PCI Bridge (0x600400),
825 * because default value is Mass Storage Controller (0x010400), causing
826 * U-Boot to fail to recognize it as P2P Bridge.
827 *
828 * Note that this Aardvark PCI Bridge does not have a compliant Type 1
829 * Configuration Space and it even cannot be accessed via Aardvark's
830 * PCI config space access method. Something like config space is
831 * available in internal Aardvark registers starting at offset 0x0
832 * and is reported as Type 0. In range 0x10 - 0x34 it has totally
833 * different registers. So our driver reports Header Type as Type 1 and
834 * for the above mentioned range redirects access to the virtual
835 * cfgcache[] buffer, which avoids changing internal Aardvark registers.
836 */
837 reg = advk_readl(pcie, PCIE_CORE_DEV_REV_REG);
838 reg &= ~0xffffff00;
839 reg |= (PCI_CLASS_BRIDGE_PCI << 8) << 8;
840 advk_writel(pcie, reg, PCIE_CORE_DEV_REV_REG);
841
Wilson Dinge51f2b12018-03-26 15:57:29 +0800842 /* Set Advanced Error Capabilities and Control PF0 register */
843 reg = PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX |
844 PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX_EN |
845 PCIE_CORE_ERR_CAPCTL_ECRC_CHECK |
846 PCIE_CORE_ERR_CAPCTL_ECRC_CHECK_RCV;
847 advk_writel(pcie, reg, PCIE_CORE_ERR_CAPCTL_REG);
848
849 /* Set PCIe Device Control and Status 1 PF0 register */
850 reg = PCIE_CORE_DEV_CTRL_STATS_RELAX_ORDER_DISABLE |
Pali Rohárcba6edd2021-02-05 15:32:28 +0100851 (PCIE_CORE_DEV_CTRL_STATS_MAX_PAYLOAD_SIZE <<
852 PCIE_CORE_DEV_CTRL_STATS_MAX_PAYLOAD_SIZE_SHIFT) |
853 (PCIE_CORE_DEV_CTRL_STATS_MAX_RD_REQ_SIZE <<
854 PCIE_CORE_DEV_CTRL_STATS_MAX_RD_REQ_SIZE_SHIFT) |
Wilson Dinge51f2b12018-03-26 15:57:29 +0800855 PCIE_CORE_DEV_CTRL_STATS_SNOOP_DISABLE;
856 advk_writel(pcie, reg, PCIE_CORE_DEV_CTRL_STATS_REG);
857
858 /* Program PCIe Control 2 to disable strict ordering */
859 reg = PCIE_CORE_CTRL2_RESERVED |
860 PCIE_CORE_CTRL2_TD_ENABLE;
861 advk_writel(pcie, reg, PCIE_CORE_CTRL2_REG);
862
863 /* Set GEN2 */
864 reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
865 reg &= ~PCIE_GEN_SEL_MSK;
866 reg |= SPEED_GEN_2;
867 advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
868
869 /* Set lane X1 */
870 reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
871 reg &= ~LANE_CNT_MSK;
872 reg |= LANE_COUNT_1;
873 advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
874
875 /* Enable link training */
876 reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
877 reg |= LINK_TRAINING_EN;
878 advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
879
880 /*
881 * Enable AXI address window location generation:
882 * When it is enabled, the default outbound window
883 * configurations (Default User Field: 0xD0074CFC)
884 * are used to transparent address translation for
885 * the outbound transactions. Thus, PCIe address
Pali Rohárb3217222021-05-26 17:59:40 +0200886 * windows are not required for transparent memory
887 * access when default outbound window configuration
888 * is set for memory access.
Wilson Dinge51f2b12018-03-26 15:57:29 +0800889 */
890 reg = advk_readl(pcie, PCIE_CORE_CTRL2_REG);
891 reg |= PCIE_CORE_CTRL2_ADDRWIN_MAP_ENABLE;
892 advk_writel(pcie, reg, PCIE_CORE_CTRL2_REG);
893
894 /*
895 * Bypass the address window mapping for PIO:
896 * Since PIO access already contains all required
897 * info over AXI interface by PIO registers, the
898 * address window is not required.
899 */
900 reg = advk_readl(pcie, PIO_CTRL);
901 reg |= PIO_CTRL_ADDR_WIN_DISABLE;
902 advk_writel(pcie, reg, PIO_CTRL);
903
Pali Rohárb3217222021-05-26 17:59:40 +0200904 /*
905 * Set memory access in Default User Field so it
906 * is not required to configure PCIe address for
907 * transparent memory access.
908 */
909 advk_writel(pcie, OB_WIN_TYPE_MEM, OB_WIN_DEFAULT_ACTIONS);
910
911 /*
912 * Configure PCIe address windows for non-memory or
913 * non-transparent access as by default PCIe uses
914 * transparent memory access.
915 */
916 wins = 0;
917 pci_get_regions(pcie->dev, &io, &mem, &pref);
918 if (io)
919 pcie_advk_set_ob_region(pcie, &wins, io, OB_WIN_TYPE_IO);
920 if (mem && mem->phys_start != mem->bus_start)
921 pcie_advk_set_ob_region(pcie, &wins, mem, OB_WIN_TYPE_MEM);
922 if (pref && pref->phys_start != pref->bus_start)
923 pcie_advk_set_ob_region(pcie, &wins, pref, OB_WIN_TYPE_MEM);
924
925 /* Disable remaining PCIe outbound windows */
926 for (i = ((wins >= 0) ? wins : 0); i < OB_WIN_COUNT; i++)
927 pcie_advk_disable_ob_win(pcie, i);
928
929 if (wins == -1)
930 return -EINVAL;
931
Wilson Dinge51f2b12018-03-26 15:57:29 +0800932 /* Wait for PCIe link up */
933 if (pcie_advk_wait_for_link(pcie))
934 return -ENXIO;
935
Wilson Dinge51f2b12018-03-26 15:57:29 +0800936 return 0;
937}
938
939/**
940 * pcie_advk_probe() - Probe the PCIe bus for active link
941 *
942 * @dev: A pointer to the device being operated on
943 *
944 * Probe for an active link on the PCIe bus and configure the controller
945 * to enable this port.
946 *
947 * Return: 0 on success, else -ENODEV
948 */
949static int pcie_advk_probe(struct udevice *dev)
950{
951 struct pcie_advk *pcie = dev_get_priv(dev);
952
Pali Rohár828d3262020-08-19 15:57:07 +0200953 gpio_request_by_name(dev, "reset-gpios", 0, &pcie->reset_gpio,
Wilson Dinge51f2b12018-03-26 15:57:29 +0800954 GPIOD_IS_OUT);
955 /*
956 * Issue reset to add-in card through the dedicated GPIO.
957 * Some boards are connecting the card reset pin to common system
958 * reset wire and others are using separate GPIO port.
959 * In the last case we have to release a reset of the addon card
960 * using this GPIO.
961 *
962 * FIX-ME:
963 * The PCIe RESET signal is not supposed to be released along
964 * with the SOC RESET signal. It should be lowered as early as
965 * possible before PCIe PHY initialization. Moreover, the PCIe
966 * clock should be gated as well.
967 */
Pali Rohár828d3262020-08-19 15:57:07 +0200968 if (dm_gpio_is_valid(&pcie->reset_gpio)) {
Pali Rohár279b5732021-01-18 12:09:33 +0100969 dev_dbg(dev, "Toggle PCIE Reset GPIO ...\n");
Pali Rohár828d3262020-08-19 15:57:07 +0200970 dm_gpio_set_value(&pcie->reset_gpio, 1);
Pali Rohár563b85b2020-08-19 15:57:06 +0200971 mdelay(200);
Pali Rohár828d3262020-08-19 15:57:07 +0200972 dm_gpio_set_value(&pcie->reset_gpio, 0);
Pali Rohár835d9692020-08-25 10:45:04 +0200973 } else {
Pali Rohár279b5732021-01-18 12:09:33 +0100974 dev_warn(dev, "PCIE Reset on GPIO support is missing\n");
Wilson Dinge51f2b12018-03-26 15:57:29 +0800975 }
Wilson Dinge51f2b12018-03-26 15:57:29 +0800976
Wilson Dinge51f2b12018-03-26 15:57:29 +0800977 pcie->dev = pci_get_controller(dev);
978
Pali Rohárcb056002021-09-26 00:54:42 +0200979 /* PCI Bridge support 32-bit I/O and 64-bit prefetch mem addressing */
980 pcie->cfgcache[(PCI_IO_BASE - 0x10) / 4] =
981 PCI_IO_RANGE_TYPE_32 | (PCI_IO_RANGE_TYPE_32 << 8);
982 pcie->cfgcache[(PCI_PREF_MEMORY_BASE - 0x10) / 4] =
983 PCI_PREF_RANGE_TYPE_64 | (PCI_PREF_RANGE_TYPE_64 << 16);
984
Wilson Dinge51f2b12018-03-26 15:57:29 +0800985 return pcie_advk_setup_hw(pcie);
986}
987
Pali Rohár828d3262020-08-19 15:57:07 +0200988static int pcie_advk_remove(struct udevice *dev)
989{
Pali Rohár828d3262020-08-19 15:57:07 +0200990 struct pcie_advk *pcie = dev_get_priv(dev);
Pali Rohár5f50b882020-09-22 13:21:38 +0200991 u32 reg;
Pali Rohárb3217222021-05-26 17:59:40 +0200992 int i;
993
994 for (i = 0; i < OB_WIN_COUNT; i++)
995 pcie_advk_disable_ob_win(pcie, i);
Pali Rohár828d3262020-08-19 15:57:07 +0200996
Pali Rohár7b85aef2021-05-26 17:59:35 +0200997 reg = advk_readl(pcie, PCIE_CORE_CMD_STATUS_REG);
998 reg &= ~(PCIE_CORE_CMD_MEM_ACCESS_EN |
999 PCIE_CORE_CMD_IO_ACCESS_EN |
1000 PCIE_CORE_CMD_MEM_IO_REQ_EN);
1001 advk_writel(pcie, reg, PCIE_CORE_CMD_STATUS_REG);
1002
Pali Rohár5f50b882020-09-22 13:21:38 +02001003 reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
1004 reg &= ~LINK_TRAINING_EN;
1005 advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
1006
Pali Rohár828d3262020-08-19 15:57:07 +02001007 return 0;
1008}
1009
Wilson Dinge51f2b12018-03-26 15:57:29 +08001010/**
Simon Glassd1998a92020-12-03 16:55:21 -07001011 * pcie_advk_of_to_plat() - Translate from DT to device state
Wilson Dinge51f2b12018-03-26 15:57:29 +08001012 *
1013 * @dev: A pointer to the device being operated on
1014 *
1015 * Translate relevant data from the device tree pertaining to device @dev into
1016 * state that the driver will later make use of. This state is stored in the
1017 * device's private data structure.
1018 *
1019 * Return: 0 on success, else -EINVAL
1020 */
Simon Glassd1998a92020-12-03 16:55:21 -07001021static int pcie_advk_of_to_plat(struct udevice *dev)
Wilson Dinge51f2b12018-03-26 15:57:29 +08001022{
1023 struct pcie_advk *pcie = dev_get_priv(dev);
1024
1025 /* Get the register base address */
1026 pcie->base = (void *)dev_read_addr_index(dev, 0);
1027 if ((fdt_addr_t)pcie->base == FDT_ADDR_T_NONE)
1028 return -EINVAL;
1029
1030 return 0;
1031}
1032
1033static const struct dm_pci_ops pcie_advk_ops = {
1034 .read_config = pcie_advk_read_config,
1035 .write_config = pcie_advk_write_config,
1036};
1037
1038static const struct udevice_id pcie_advk_ids[] = {
Pali Rohára544d652021-05-26 17:59:36 +02001039 { .compatible = "marvell,armada-3700-pcie" },
Wilson Dinge51f2b12018-03-26 15:57:29 +08001040 { }
1041};
1042
1043U_BOOT_DRIVER(pcie_advk) = {
1044 .name = "pcie_advk",
1045 .id = UCLASS_PCI,
1046 .of_match = pcie_advk_ids,
1047 .ops = &pcie_advk_ops,
Simon Glassd1998a92020-12-03 16:55:21 -07001048 .of_to_plat = pcie_advk_of_to_plat,
Wilson Dinge51f2b12018-03-26 15:57:29 +08001049 .probe = pcie_advk_probe,
Pali Rohár828d3262020-08-19 15:57:07 +02001050 .remove = pcie_advk_remove,
1051 .flags = DM_FLAG_OS_PREPARE,
Simon Glass41575d82020-12-03 16:55:17 -07001052 .priv_auto = sizeof(struct pcie_advk),
Wilson Dinge51f2b12018-03-26 15:57:29 +08001053};