blob: b4cfba0a386dd75abe978e12fd002be017b11dfd [file] [log] [blame]
Patrice Chotard23661602019-02-12 16:50:38 +01001// SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
2/*
3 * Copyright : STMicroelectronics 2018
4 */
5
6#include <dt-bindings/clock/stm32mp1-clksrc.h>
7#include "stm32mp157-u-boot.dtsi"
8#include "stm32mp15-ddr3-1x4Gb-1066-binG.dtsi"
9
10/ {
11 aliases {
12 i2c3 = &i2c4;
13 mmc0 = &sdmmc1;
14 };
15 config {
16 u-boot,boot-led = "heartbeat";
17 u-boot,error-led = "error";
18 st,adc_usb_pd = <&adc1 18>, <&adc1 19>;
19 };
20 led {
21 red {
22 label = "error";
23 gpios = <&gpioa 13 GPIO_ACTIVE_LOW>;
24 default-state = "off";
25 status = "okay";
26 };
27
28 blue {
29 default-state = "on";
30 };
31 };
32};
33
34&clk_hse {
35 st,digbypass;
36};
37
38&i2c4 {
39 u-boot,dm-pre-reloc;
40};
41
42&i2c4_pins_a {
43 u-boot,dm-pre-reloc;
44 pins {
45 u-boot,dm-pre-reloc;
46 };
47};
48
49&pmic {
50 u-boot,dm-pre-reloc;
51};
52
53&rcc {
54 st,clksrc = <
55 CLK_MPU_PLL1P
56 CLK_AXI_PLL2P
57 CLK_MCU_PLL3P
58 CLK_PLL12_HSE
59 CLK_PLL3_HSE
60 CLK_PLL4_HSE
61 CLK_RTC_LSE
62 CLK_MCO1_DISABLED
63 CLK_MCO2_DISABLED
64 >;
65
66 st,clkdiv = <
67 1 /*MPU*/
68 0 /*AXI*/
69 0 /*MCU*/
70 1 /*APB1*/
71 1 /*APB2*/
72 1 /*APB3*/
73 1 /*APB4*/
74 2 /*APB5*/
75 23 /*RTC*/
76 0 /*MCO1*/
77 0 /*MCO2*/
78 >;
79
80 st,pkcs = <
81 CLK_CKPER_HSE
82 CLK_FMC_ACLK
83 CLK_QSPI_ACLK
84 CLK_ETH_DISABLED
85 CLK_SDMMC12_PLL4P
86 CLK_DSI_DSIPLL
87 CLK_STGEN_HSE
88 CLK_USBPHY_HSE
89 CLK_SPI2S1_PLL3Q
90 CLK_SPI2S23_PLL3Q
91 CLK_SPI45_HSI
92 CLK_SPI6_HSI
93 CLK_I2C46_HSI
94 CLK_SDMMC3_PLL4P
95 CLK_USBO_USBPHY
96 CLK_ADC_CKPER
97 CLK_CEC_LSE
98 CLK_I2C12_HSI
99 CLK_I2C35_HSI
100 CLK_UART1_HSI
101 CLK_UART24_HSI
102 CLK_UART35_HSI
103 CLK_UART6_HSI
104 CLK_UART78_HSI
105 CLK_SPDIF_PLL4P
106 CLK_FDCAN_PLL4Q
107 CLK_SAI1_PLL3Q
108 CLK_SAI2_PLL3Q
109 CLK_SAI3_PLL3Q
110 CLK_SAI4_PLL3Q
111 CLK_RNG1_LSI
112 CLK_RNG2_LSI
113 CLK_LPTIM1_PCLK1
114 CLK_LPTIM23_PCLK3
115 CLK_LPTIM45_LSE
116 >;
117
118 /* VCO = 1300.0 MHz => P = 650 (CPU) */
119 pll1: st,pll@0 {
120 cfg = < 2 80 0 0 0 PQR(1,0,0) >;
121 frac = < 0x800 >;
122 u-boot,dm-pre-reloc;
123 };
124
125 /* VCO = 1066.0 MHz => P = 266 (AXI), Q = 533 (GPU), R = 533 (DDR) */
126 pll2: st,pll@1 {
127 cfg = < 2 65 1 0 0 PQR(1,1,1) >;
128 frac = < 0x1400 >;
129 u-boot,dm-pre-reloc;
130 };
131
132 /* VCO = 417.8 MHz => P = 209, Q = 24, R = 11 */
133 pll3: st,pll@2 {
134 cfg = < 1 33 1 16 36 PQR(1,1,1) >;
135 frac = < 0x1a04 >;
136 u-boot,dm-pre-reloc;
137 };
138
139 /* VCO = 594.0 MHz => P = 99, Q = 74, R = 74 */
140 pll4: st,pll@3 {
141 cfg = < 3 98 5 7 7 PQR(1,1,1) >;
142 u-boot,dm-pre-reloc;
143 };
144};
145
146&sdmmc1 {
147 u-boot,dm-spl;
148};
149
150&sdmmc1_b4_pins_a {
151 u-boot,dm-spl;
152 pins {
153 u-boot,dm-spl;
154 };
155};
156
157&uart4 {
158 u-boot,dm-pre-reloc;
159};
160
161&uart4_pins_a {
162 u-boot,dm-pre-reloc;
163 pins1 {
164 u-boot,dm-pre-reloc;
165 };
166 pins2 {
167 u-boot,dm-pre-reloc;
168 };
169};
170
171&usbotg_hs {
172 usb1600;
173 hnp-srp-disable;
174};
175
176&v3v3 {
177 regulator-always-on;
178};