blob: 281593a3df03b7611fdf86072cb6e37a690df9c3 [file] [log] [blame]
Stefan Roeseb20c38a2016-01-20 08:13:29 +01001/*
2 * Copyright (C) 2015-2016 Stefan Roese <sr@denx.de>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _CONFIG_THEADORABLE_H
8#define _CONFIG_THEADORABLE_H
9
10/*
11 * High Level Configuration Options (easy to change)
12 */
13#define CONFIG_DISPLAY_BOARDINFO_LATE
14
15/*
16 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
17 * for DDR ECC byte filling in the SPL before loading the main
18 * U-Boot into it.
19 */
20#define CONFIG_SYS_TEXT_BASE 0x00800000
21#define CONFIG_SYS_TCLK 250000000 /* 250MHz */
22
23/*
24 * Commands configuration
25 */
Stefan Roeseb20c38a2016-01-20 08:13:29 +010026#define CONFIG_CMD_ENV
Stefan Roeseb20c38a2016-01-20 08:13:29 +010027#define CONFIG_CMD_SATA
Stefan Roeseb20c38a2016-01-20 08:13:29 +010028
29/*
30 * The debugging version enables USB support via defconfig.
31 * This version should also enable all other non-production
32 * interfaces / features.
33 */
34#ifdef CONFIG_USB
Stefan Roeseb20c38a2016-01-20 08:13:29 +010035#define CONFIG_CMD_PCI
Stefan Roeseb20c38a2016-01-20 08:13:29 +010036#endif
37
38/* I2C */
39#define CONFIG_SYS_I2C
40#define CONFIG_SYS_I2C_MVTWSI
41#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
Stefan Roese8ac71da2016-04-08 15:58:29 +020042#define CONFIG_I2C_MVTWSI_BASE1 MVEBU_TWSI1_BASE
Stefan Roeseb20c38a2016-01-20 08:13:29 +010043#define CONFIG_SYS_I2C_SLAVE 0x0
44#define CONFIG_SYS_I2C_SPEED 100000
45
46/* USB/EHCI configuration */
47#define CONFIG_EHCI_IS_TDI
48#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
49
50#define CONFIG_SYS_NO_FLASH /* Declare no flash (NOR/SPI) */
51
52/* SPI NOR flash default params, used by sf commands */
53#define CONFIG_SF_DEFAULT_SPEED 27777777 /* for fast SPL booting */
54#define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
55
56/* Environment in SPI NOR flash */
57#define CONFIG_ENV_IS_IN_SPI_FLASH
58#define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */
59#define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */
60#define CONFIG_ENV_SECT_SIZE (256 << 10) /* 256KiB sectors */
61#define CONFIG_ENV_OVERWRITE
62
63#define CONFIG_PHY_MARVELL /* there is a marvell phy */
64#define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
65
Stefan Roeseb20c38a2016-01-20 08:13:29 +010066#define CONFIG_SYS_ALT_MEMTEST
67#define CONFIG_PREBOOT
Stefan Roeseb20c38a2016-01-20 08:13:29 +010068
Stefan Roeseb20c38a2016-01-20 08:13:29 +010069/* Keep device tree and initrd in lower memory so the kernel can access them */
70#define CONFIG_EXTRA_ENV_SETTINGS \
71 "fdt_high=0x10000000\0" \
72 "initrd_high=0x10000000\0"
73
74/* SATA support */
75#define CONFIG_SYS_SATA_MAX_DEVICE 1
76#define CONFIG_SATA_MV
77#define CONFIG_LIBATA
78#define CONFIG_LBA48
79#define CONFIG_EFI_PARTITION
80#define CONFIG_DOS_PARTITION
81
82/* Additional FS support/configuration */
83#define CONFIG_SUPPORT_VFAT
84
85/* PCIe support */
86#ifdef CONFIG_CMD_PCI
87#ifndef CONFIG_SPL_BUILD
Stefan Roeseb20c38a2016-01-20 08:13:29 +010088#define CONFIG_PCI_MVEBU
Stefan Roese169a8552016-04-08 15:58:30 +020089#define CONFIG_BOARD_LATE_INIT /* for PEX switch test */
Stefan Roeseb20c38a2016-01-20 08:13:29 +010090#endif
91#endif
92
93/* Enable LCD and reserve 512KB from top of memory*/
94#define CONFIG_SYS_MEM_TOP_HIDE 0x80000
95
Stefan Roeseb20c38a2016-01-20 08:13:29 +010096#define CONFIG_CMD_BMP
97
Stefan Roeseaea02ab2016-02-12 14:24:07 +010098/* FPGA programming support */
99#define CONFIG_FPGA
100#define CONFIG_FPGA_ALTERA
101#define CONFIG_FPGA_STRATIX_V
102
Stefan Roeseb20c38a2016-01-20 08:13:29 +0100103/*
Stefan Roese28226b92016-04-07 10:48:14 +0200104 * Bootcounter
105 */
106#define CONFIG_BOOTCOUNT_LIMIT
107#define CONFIG_BOOTCOUNT_RAM
108/* Max size of RAM minus BOOTCOUNT_ADDR is the bootcounter address */
109#define BOOTCOUNT_ADDR 0x1000
110
111/*
Stefan Roeseb20c38a2016-01-20 08:13:29 +0100112 * mv-common.h should be defined after CMD configs since it used them
113 * to enable certain macros
114 */
115#include "mv-common.h"
116
117/*
118 * Memory layout while starting into the bin_hdr via the
119 * BootROM:
120 *
121 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
122 * 0x4000.4030 bin_hdr start address
123 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
124 * 0x4007.fffc BootROM stack top
125 *
126 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
127 * L2 cache thus cannot be used.
128 */
129
130/* SPL */
131/* Defines for SPL */
132#define CONFIG_SPL_FRAMEWORK
133#define CONFIG_SPL_TEXT_BASE 0x40004030
134#define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
135
136#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
137#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
138
139#ifdef CONFIG_SPL_BUILD
140#define CONFIG_SYS_MALLOC_SIMPLE
141#endif
142
143#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
144#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
145
Stefan Roeseb20c38a2016-01-20 08:13:29 +0100146/* SPL related SPI defines */
Stefan Roeseb20c38a2016-01-20 08:13:29 +0100147#define CONFIG_SPL_SPI_LOAD
Stefan Roeseb20c38a2016-01-20 08:13:29 +0100148#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x1a000
149#define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS
150
151/* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
152#define CONFIG_DDR_FIXED_SIZE (2 << 20) /* 2GiB */
153
154#endif /* _CONFIG_THEADORABLE_H */