blob: 43693ee26c059539acdbe71135d6956029cfc54e [file] [log] [blame]
TsiChung Liewbf9a5212009-06-12 11:29:00 +00001/*
2 * Configuation settings for the Freescale MCF5208EVBe.
3 *
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liewbf9a5212009-06-12 11:29:00 +00008 */
9
10#ifndef _M5208EVBE_H
11#define _M5208EVBE_H
12
13/*
14 * High Level Configuration Options
15 * (easy to change)
16 */
TsiChung Liewbf9a5212009-06-12 11:29:00 +000017#define CONFIG_MCFUART
18#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewbf9a5212009-06-12 11:29:00 +000019
20#undef CONFIG_WATCHDOG
21#define CONFIG_WATCHDOG_TIMEOUT 5000
22
TsiChung Liewbf9a5212009-06-12 11:29:00 +000023#define CONFIG_MCFFEC
24#ifdef CONFIG_MCFFEC
TsiChung Liewbf9a5212009-06-12 11:29:00 +000025# define CONFIG_MII 1
26# define CONFIG_MII_INIT 1
27# define CONFIG_SYS_DISCOVER_PHY
28# define CONFIG_SYS_RX_ETH_BUFFER 8
29# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
30# define CONFIG_HAS_ETH1
31
32# define CONFIG_SYS_FEC0_PINMUX 0
33# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
34# define MCFFEC_TOUT_LOOP 50000
35/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
36# ifndef CONFIG_SYS_DISCOVER_PHY
37# define FECDUPLEX FULL
38# define FECSPEED _100BASET
39# else
40# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
41# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
42# endif
43# endif /* CONFIG_SYS_DISCOVER_PHY */
44#endif
45
46/* Timer */
47#define CONFIG_MCFTMR
48#undef CONFIG_MCFPIT
49
50/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020051#define CONFIG_SYS_I2C
52#define CONFIG_SYS_I2C_FSL
53#define CONFIG_SYS_FSL_I2C_SPEED 80000
54#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
55#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liewbf9a5212009-06-12 11:29:00 +000056#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
57
TsiChung Liewbf9a5212009-06-12 11:29:00 +000058#define CONFIG_UDP_CHECKSUM
59
60#ifdef CONFIG_MCFFEC
TsiChung Liewbf9a5212009-06-12 11:29:00 +000061# define CONFIG_IPADDR 192.162.1.2
62# define CONFIG_NETMASK 255.255.255.0
63# define CONFIG_SERVERIP 192.162.1.1
64# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liewbf9a5212009-06-12 11:29:00 +000065#endif /* CONFIG_MCFFEC */
66
67#define CONFIG_HOSTNAME M5208EVBe
68#define CONFIG_EXTRA_ENV_SETTINGS \
69 "netdev=eth0\0" \
70 "loadaddr=40010000\0" \
71 "u-boot=u-boot.bin\0" \
72 "load=tftp ${loadaddr) ${u-boot}\0" \
73 "upd=run load; run prog\0" \
74 "prog=prot off 0 3ffff;" \
75 "era 0 3ffff;" \
76 "cp.b ${loadaddr} 0 ${filesize};" \
77 "save\0" \
78 ""
79
80#define CONFIG_PRAM 512 /* 512 KB */
TsiChung Liewbf9a5212009-06-12 11:29:00 +000081#define CONFIG_SYS_LONGHELP /* undef to save memory */
82
TsiChung Liewbf9a5212009-06-12 11:29:00 +000083#define CONFIG_SYS_LOAD_ADDR 0x40010000
84
TsiChung Liewbf9a5212009-06-12 11:29:00 +000085#define CONFIG_SYS_CLK 166666666 /* CPU Core Clock */
86#define CONFIG_SYS_PLL_ODR 0x36
87#define CONFIG_SYS_PLL_FDR 0x7D
88
89#define CONFIG_SYS_MBAR 0xFC000000
90
91/*
92 * Low Level Configuration Settings
93 * (address mappings, register initial values, etc.)
94 * You should know what you are doing if you make changes here.
95 */
96/* Definitions for initial stack pointer and data area (in DPRAM) */
97#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020098#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in internal SRAM */
TsiChung Liewbf9a5212009-06-12 11:29:00 +000099#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200100#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
TsiChung Liewbf9a5212009-06-12 11:29:00 +0000101#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
102
103/*
104 * Start addresses for the final memory configuration
105 * (Set up by the startup code)
106 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
107 */
108#define CONFIG_SYS_SDRAM_BASE 0x40000000
TsiChung Liewf628e2f2010-03-10 18:50:22 -0600109#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
TsiChung Liewbf9a5212009-06-12 11:29:00 +0000110#define CONFIG_SYS_SDRAM_CFG1 0x43711630
111#define CONFIG_SYS_SDRAM_CFG2 0x56670000
112#define CONFIG_SYS_SDRAM_CTRL 0xE1002000
113#define CONFIG_SYS_SDRAM_EMOD 0x80010000
114#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
115
116#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
117#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
118
119#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
120#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
121
122#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
123#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
124
125/*
126 * For booting Linux, the board info and command line data
127 * have to be in the first 8 MB of memory, since this is
128 * the maximum mapped by the Linux kernel during initialization ??
129 */
130#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
131#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
132
133/* FLASH organization */
134#define CONFIG_SYS_FLASH_CFI
135#ifdef CONFIG_SYS_FLASH_CFI
136# define CONFIG_FLASH_CFI_DRIVER 1
137# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
138# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
139# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
140# define CONFIG_SYS_MAX_FLASH_SECT 254 /* max number of sectors on one chip */
141# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
142#endif
143
144#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
145
146/*
147 * Configuration for environment
148 * Environment is embedded in u-boot in the second sector of the flash
149 */
150#define CONFIG_ENV_OFFSET 0x2000
151#define CONFIG_ENV_SIZE 0x1000
152#define CONFIG_ENV_SECT_SIZE 0x2000
TsiChung Liewbf9a5212009-06-12 11:29:00 +0000153
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200154#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -0600155 . = DEFINED(env_offset) ? env_offset : .; \
156 env/embedded.o(.text*);
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200157
TsiChung Liewbf9a5212009-06-12 11:29:00 +0000158/* Cache Configuration */
159#define CONFIG_SYS_CACHELINE_SIZE 16
160
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600161#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200162 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600163#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200164 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600165#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
166#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
167 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
168 CF_ACR_EN | CF_ACR_SM_ALL)
169#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
170 CF_CACR_DISD | CF_CACR_INVI | \
171 CF_CACR_CEIB | CF_CACR_DCM | \
172 CF_CACR_EUSP)
173
TsiChung Liewbf9a5212009-06-12 11:29:00 +0000174/* Chipselect bank definitions */
175/*
176 * CS0 - NOR Flash
177 * CS1 - Available
178 * CS2 - Available
179 * CS3 - Available
180 * CS4 - Available
181 * CS5 - Available
182 */
183#define CONFIG_SYS_CS0_BASE 0
184#define CONFIG_SYS_CS0_MASK 0x007F0001
185#define CONFIG_SYS_CS0_CTRL 0x00001FA0
186
187#endif /* _M5208EVBE_H */