blob: dbe886b03ad837464f1ba2ec37b582d0c681e563 [file] [log] [blame]
TsiChung Liew536e7da2008-10-22 11:38:21 +00001/*
2 * (C) Copyright 2000-2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Alison Wangaa0d99f2012-03-26 21:49:05 +00005 * Copyright (C) 2004-2008, 2012 Freescale Semiconductor, Inc.
TsiChung Liew536e7da2008-10-22 11:38:21 +00006 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liew536e7da2008-10-22 11:38:21 +00009 */
10
11#include <config.h>
12#include <common.h>
13#include <asm/immap.h>
Alison Wangaa0d99f2012-03-26 21:49:05 +000014#include <asm/io.h>
TsiChung Liew536e7da2008-10-22 11:38:21 +000015
16DECLARE_GLOBAL_DATA_PTR;
17
18int checkboard(void)
19{
20 puts("Board: ");
21 puts("Freescale M53017EVB\n");
22 return 0;
23};
24
25phys_size_t initdram(int board_type)
26{
Alison Wangaa0d99f2012-03-26 21:49:05 +000027 sdram_t *sdram = (sdram_t *)(MMAP_SDRAM);
TsiChung Liew536e7da2008-10-22 11:38:21 +000028 u32 dramsize, i;
29
30 dramsize = CONFIG_SYS_SDRAM_SIZE * 0x100000;
31
32 for (i = 0x13; i < 0x20; i++) {
33 if (dramsize == (1 << i))
34 break;
35 }
36 i--;
37
Alison Wangaa0d99f2012-03-26 21:49:05 +000038 out_be32(&sdram->cs0, CONFIG_SYS_SDRAM_BASE | i);
TsiChung Liew536e7da2008-10-22 11:38:21 +000039#ifdef CONFIG_SYS_SDRAM_BASE1
Alison Wangaa0d99f2012-03-26 21:49:05 +000040 out_be32(&sdram->cs1, CONFIG_SYS_SDRAM_BASE | i);
TsiChung Liew536e7da2008-10-22 11:38:21 +000041#endif
Alison Wangaa0d99f2012-03-26 21:49:05 +000042 out_be32(&sdram->cfg1, CONFIG_SYS_SDRAM_CFG1);
43 out_be32(&sdram->cfg2, CONFIG_SYS_SDRAM_CFG2);
TsiChung Liew536e7da2008-10-22 11:38:21 +000044
45 udelay(500);
46
47 /* Issue PALL */
Alison Wangaa0d99f2012-03-26 21:49:05 +000048 out_be32(&sdram->ctrl, CONFIG_SYS_SDRAM_CTRL | 2);
TsiChung Liew536e7da2008-10-22 11:38:21 +000049 asm("nop");
50
51 /* Perform two refresh cycles */
Alison Wangaa0d99f2012-03-26 21:49:05 +000052 out_be32(&sdram->ctrl, CONFIG_SYS_SDRAM_CTRL | 4);
53 out_be32(&sdram->ctrl, CONFIG_SYS_SDRAM_CTRL | 4);
TsiChung Liew536e7da2008-10-22 11:38:21 +000054 asm("nop");
55
56 /* Issue LEMR */
Alison Wangaa0d99f2012-03-26 21:49:05 +000057 out_be32(&sdram->mode, CONFIG_SYS_SDRAM_MODE);
TsiChung Liew536e7da2008-10-22 11:38:21 +000058 asm("nop");
Alison Wangaa0d99f2012-03-26 21:49:05 +000059 out_be32(&sdram->mode, CONFIG_SYS_SDRAM_EMOD);
TsiChung Liew536e7da2008-10-22 11:38:21 +000060 asm("nop");
61
Alison Wangaa0d99f2012-03-26 21:49:05 +000062 out_be32(&sdram->ctrl, CONFIG_SYS_SDRAM_CTRL | 2);
TsiChung Liew536e7da2008-10-22 11:38:21 +000063 asm("nop");
64
Alison Wangaa0d99f2012-03-26 21:49:05 +000065 out_be32(&sdram->ctrl,
66 (CONFIG_SYS_SDRAM_CTRL & ~0x80000000) | 0x10000c00);
TsiChung Liew536e7da2008-10-22 11:38:21 +000067 asm("nop");
68
69 udelay(100);
70
71 return dramsize;
72};
73
74int testdram(void)
75{
76 /* TODO: XXX XXX XXX */
77 printf("DRAM test not implemented!\n");
78
79 return (0);
80}