blob: 69d1b106b0727488f2e8ca1921c8c9e4f1799c77 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Christian Gmeiner39d09732014-10-02 13:33:46 +02002/*
3 * Copyright (C) 2010-2013 Freescale Semiconductor, Inc.
4 * Copyright (C) 2014, Bachmann electronic GmbH
Christian Gmeiner39d09732014-10-02 13:33:46 +02005 */
6
7#include <common.h>
Simon Glass691d7192020-05-10 11:40:02 -06008#include <init.h>
Simon Glass90526e92020-05-10 11:39:56 -06009#include <net.h>
Simon Glass401d1c42020-10-30 21:38:53 -060010#include <asm/global_data.h>
Christian Gmeiner84c5dd12015-01-19 17:26:46 +010011#include <asm/io.h>
Christian Gmeiner39d09732014-10-02 13:33:46 +020012#include <asm/arch/clock.h>
13#include <asm/arch/imx-regs.h>
14#include <asm/arch/iomux.h>
Simon Glass9fb625c2019-08-01 09:46:51 -060015#include <env.h>
Christian Gmeiner39d09732014-10-02 13:33:46 +020016#include <malloc.h>
17#include <asm/arch/mx6-pins.h>
Stefano Babic552a8482017-06-29 10:16:06 +020018#include <asm/mach-imx/iomux-v3.h>
19#include <asm/mach-imx/sata.h>
20#include <asm/mach-imx/mxc_i2c.h>
21#include <asm/mach-imx/boot_mode.h>
Christian Gmeiner39d09732014-10-02 13:33:46 +020022#include <asm/arch/crm_regs.h>
Christian Gmeinerf77dd6d2015-01-19 17:26:45 +010023#include <asm/arch/sys_proto.h>
Christian Gmeiner39d09732014-10-02 13:33:46 +020024#include <mmc.h>
Yangbo Lue37ac712019-06-21 11:42:28 +080025#include <fsl_esdhc_imx.h>
Christian Gmeiner39d09732014-10-02 13:33:46 +020026#include <netdev.h>
27#include <i2c.h>
28#include <pca953x.h>
29#include <asm/gpio.h>
30#include <phy.h>
31
32DECLARE_GLOBAL_DATA_PTR;
33
34#define OUTPUT_40OHM (PAD_CTL_SPEED_MED|PAD_CTL_DSE_40ohm)
35
36#define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
37 OUTPUT_40OHM | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
38
39#define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
40 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
41 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
42
43#define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | OUTPUT_40OHM | \
44 PAD_CTL_HYS)
45
46#define SPI_PAD_CTRL (PAD_CTL_HYS | OUTPUT_40OHM | \
47 PAD_CTL_SRE_FAST)
48
49#define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | OUTPUT_40OHM | \
50 PAD_CTL_HYS | PAD_CTL_ODE | PAD_CTL_SRE_FAST)
51
52int dram_init(void)
53{
Christian Gmeinerf77dd6d2015-01-19 17:26:45 +010054 gd->ram_size = imx_ddr_size();
Christian Gmeiner39d09732014-10-02 13:33:46 +020055
56 return 0;
57}
58
59static iomux_v3_cfg_t const uart1_pads[] = {
60 MX6_PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
61 MX6_PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
62};
63
64static void setup_iomux_uart(void)
65{
66 imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
67}
68
69static iomux_v3_cfg_t const enet_pads[] = {
70 MX6_PAD_KEY_ROW1__ENET_COL | MUX_PAD_CTRL(ENET_PAD_CTRL),
71 MX6_PAD_KEY_COL3__ENET_CRS | MUX_PAD_CTRL(ENET_PAD_CTRL),
72 MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
73 MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
74 MX6_PAD_GPIO_16__ENET_REF_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
75 MX6_PAD_GPIO_18__ENET_RX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
76 MX6_PAD_ENET_RXD0__ENET_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
77 MX6_PAD_ENET_RXD1__ENET_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
78 MX6_PAD_KEY_COL2__ENET_RX_DATA2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
79 MX6_PAD_KEY_COL0__ENET_RX_DATA3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
80 MX6_PAD_ENET_CRS_DV__ENET_RX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
81 MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
82 MX6_PAD_ENET_TXD0__ENET_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
83 MX6_PAD_ENET_TXD1__ENET_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
84 MX6_PAD_KEY_ROW2__ENET_TX_DATA2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
85 MX6_PAD_KEY_ROW0__ENET_TX_DATA3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
86 MX6_PAD_ENET_TX_EN__ENET_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
87};
88
89static void setup_iomux_enet(void)
90{
91 imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
92}
93
94static iomux_v3_cfg_t const ecspi1_pads[] = {
95 MX6_PAD_DISP0_DAT3__ECSPI3_SS0 | MUX_PAD_CTRL(SPI_PAD_CTRL),
96 MX6_PAD_DISP0_DAT4__ECSPI3_SS1 | MUX_PAD_CTRL(SPI_PAD_CTRL),
97 MX6_PAD_DISP0_DAT2__ECSPI3_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
98 MX6_PAD_DISP0_DAT1__ECSPI3_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
99 MX6_PAD_DISP0_DAT0__ECSPI3_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
100};
101
102static void setup_iomux_spi(void)
103{
104 imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
105}
106
Christian Gmeiner2e3a1f42014-10-22 11:29:51 +0200107int board_spi_cs_gpio(unsigned bus, unsigned cs)
108{
109 return (bus == 2 && cs == 0) ? (IMX_GPIO_NR(1, 3)) : -1;
110}
111
Christian Gmeiner1199ddc2014-10-23 13:46:41 +0200112static iomux_v3_cfg_t const feature_pads[] = {
113 /* SD card detect */
114 MX6_PAD_GPIO_4__GPIO1_IO04 | MUX_PAD_CTRL(PAD_CTL_PUS_100K_DOWN),
115
116 /* eMMC soldered? */
117 MX6_PAD_GPIO_19__GPIO4_IO05 | MUX_PAD_CTRL(PAD_CTL_PUS_100K_UP),
118};
119
120static void setup_iomux_features(void)
121{
122 imx_iomux_v3_setup_multiple_pads(feature_pads,
123 ARRAY_SIZE(feature_pads));
124}
125
Christian Gmeinercefe06b2015-06-03 11:33:22 +0200126#define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
127
Christian Gmeiner130e6c82015-06-03 11:33:23 +0200128/* I2C2 - EEPROM */
129static struct i2c_pads_info i2c_pad_info1 = {
130 .scl = {
131 .i2c_mode = MX6_PAD_EIM_EB2__I2C2_SCL | PC,
132 .gpio_mode = MX6_PAD_EIM_EB2__GPIO2_IO30 | PC,
133 .gp = IMX_GPIO_NR(2, 30)
134 },
135 .sda = {
136 .i2c_mode = MX6_PAD_EIM_D16__I2C2_SDA | PC,
137 .gpio_mode = MX6_PAD_EIM_D16__GPIO3_IO16 | PC,
138 .gp = IMX_GPIO_NR(3, 16)
139 }
140};
141
Christian Gmeinercefe06b2015-06-03 11:33:22 +0200142/* I2C3 - IO expander */
143static struct i2c_pads_info i2c_pad_info2 = {
144 .scl = {
145 .i2c_mode = MX6_PAD_EIM_D17__I2C3_SCL | PC,
146 .gpio_mode = MX6_PAD_EIM_D17__GPIO3_IO17 | PC,
147 .gp = IMX_GPIO_NR(3, 17)
148 },
149 .sda = {
150 .i2c_mode = MX6_PAD_EIM_D18__I2C3_SDA | PC,
151 .gpio_mode = MX6_PAD_EIM_D18__GPIO3_IO18 | PC,
152 .gp = IMX_GPIO_NR(3, 18)
153 }
154};
155
156static void setup_iomux_i2c(void)
157{
Christian Gmeiner130e6c82015-06-03 11:33:23 +0200158 setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
Christian Gmeinercefe06b2015-06-03 11:33:22 +0200159 setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
160}
161
Christian Gmeiner84c5dd12015-01-19 17:26:46 +0100162static void ccgr_init(void)
163{
164 struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
165
166 writel(0x00C03F3F, &ccm->CCGR0);
Christian Gmeinere88b8352015-01-19 17:26:47 +0100167 writel(0x0030FC33, &ccm->CCGR1);
Christian Gmeiner84c5dd12015-01-19 17:26:46 +0100168 writel(0x0FFFC000, &ccm->CCGR2);
169 writel(0x3FF00000, &ccm->CCGR3);
170 writel(0x00FFF300, &ccm->CCGR4);
171 writel(0x0F0000C3, &ccm->CCGR5);
172 writel(0x000003FF, &ccm->CCGR6);
173}
174
Christian Gmeiner39d09732014-10-02 13:33:46 +0200175int board_early_init_f(void)
176{
Christian Gmeiner84c5dd12015-01-19 17:26:46 +0100177 ccgr_init();
178 gpr_init();
179
Christian Gmeiner39d09732014-10-02 13:33:46 +0200180 setup_iomux_uart();
181 setup_iomux_spi();
Christian Gmeinercefe06b2015-06-03 11:33:22 +0200182 setup_iomux_i2c();
Christian Gmeiner1199ddc2014-10-23 13:46:41 +0200183 setup_iomux_features();
Christian Gmeiner39d09732014-10-02 13:33:46 +0200184
185 return 0;
186}
187
188static iomux_v3_cfg_t const usdhc3_pads[] = {
189 MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
190 MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
191 MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
192 MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
193 MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
194 MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
195 MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
196 MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
197 MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
198 MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
199 MX6_PAD_SD3_RST__SD3_RESET | MUX_PAD_CTRL(USDHC_PAD_CTRL),
200};
201
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200202iomux_v3_cfg_t const usdhc4_pads[] = {
203 MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
204 MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
205 MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
206 MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
207 MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
208 MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
209};
210
Christian Gmeiner39d09732014-10-02 13:33:46 +0200211int board_mmc_getcd(struct mmc *mmc)
212{
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200213 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
214 int ret;
215
Christian Gmeiner56740fa2014-10-23 13:46:43 +0200216 if (cfg->esdhc_base == USDHC3_BASE_ADDR) {
217 gpio_direction_input(IMX_GPIO_NR(4, 5));
218 ret = gpio_get_value(IMX_GPIO_NR(4, 5));
219 } else {
Christian Gmeinercb0b6982014-11-11 12:57:05 +0100220 gpio_direction_input(IMX_GPIO_NR(1, 5));
221 ret = !gpio_get_value(IMX_GPIO_NR(1, 5));
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200222 }
223
224 return ret;
Christian Gmeiner39d09732014-10-02 13:33:46 +0200225}
226
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200227struct fsl_esdhc_cfg usdhc_cfg[2] = {
Christian Gmeiner39d09732014-10-02 13:33:46 +0200228 {USDHC3_BASE_ADDR},
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200229 {USDHC4_BASE_ADDR},
Christian Gmeiner39d09732014-10-02 13:33:46 +0200230};
231
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900232int board_mmc_init(struct bd_info *bis)
Christian Gmeiner39d09732014-10-02 13:33:46 +0200233{
Fabio Estevame37197a2014-11-21 16:42:56 -0200234 int ret;
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200235 u32 index = 0;
236
Christian Gmeiner39d09732014-10-02 13:33:46 +0200237 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200238 usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
239
Christian Gmeiner39d09732014-10-02 13:33:46 +0200240 usdhc_cfg[0].max_bus_width = 8;
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200241 usdhc_cfg[1].max_bus_width = 4;
Christian Gmeiner39d09732014-10-02 13:33:46 +0200242
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200243 for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
244 switch (index) {
245 case 0:
246 imx_iomux_v3_setup_multiple_pads(
247 usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
248 break;
249 case 1:
250 imx_iomux_v3_setup_multiple_pads(
251 usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
252 break;
253 default:
254 printf("Warning: you configured more USDHC controllers"
255 "(%d) then supported by the board (%d)\n",
256 index + 1, CONFIG_SYS_FSL_USDHC_NUM);
Fabio Estevame37197a2014-11-21 16:42:56 -0200257 return -EINVAL;
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200258 }
Christian Gmeiner39d09732014-10-02 13:33:46 +0200259
Fabio Estevame37197a2014-11-21 16:42:56 -0200260 ret = fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
261 if (ret)
262 return ret;
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200263 }
264
Fabio Estevame37197a2014-11-21 16:42:56 -0200265 return 0;
Christian Gmeiner39d09732014-10-02 13:33:46 +0200266}
267
Christian Gmeiner39d09732014-10-02 13:33:46 +0200268static void leds_on(void)
269{
270 /* turn on all possible leds connected via GPIO expander */
271 i2c_set_bus_num(2);
272 pca953x_set_dir(CONFIG_SYS_I2C_PCA953X_ADDR, 0xffff, PCA953X_DIR_OUT);
273 pca953x_set_val(CONFIG_SYS_I2C_PCA953X_ADDR, 0xffff, 0x0);
274}
275
276static void backlight_lcd_off(void)
277{
278 unsigned gpio = IMX_GPIO_NR(2, 0);
279 gpio_direction_output(gpio, 0);
280
281 gpio = IMX_GPIO_NR(2, 3);
282 gpio_direction_output(gpio, 0);
283}
284
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900285int board_eth_init(struct bd_info *bis)
Christian Gmeiner39d09732014-10-02 13:33:46 +0200286{
287 uint32_t base = IMX_FEC_BASE;
288 struct mii_dev *bus = NULL;
289 struct phy_device *phydev = NULL;
290 int ret;
291
292 setup_iomux_enet();
293
294 bus = fec_get_miibus(base, -1);
295 if (!bus)
Fabio Estevamcbb8f962015-09-11 00:53:52 -0300296 return -EINVAL;
Christian Gmeiner39d09732014-10-02 13:33:46 +0200297
298 /* scan phy 0 and 5 */
299 phydev = phy_find_by_mask(bus, 0x21, PHY_INTERFACE_MODE_RGMII);
300 if (!phydev) {
Fabio Estevamcbb8f962015-09-11 00:53:52 -0300301 ret = -EINVAL;
302 goto free_bus;
Christian Gmeiner39d09732014-10-02 13:33:46 +0200303 }
304
305 /* depending on the phy address we can detect our board version */
306 if (phydev->addr == 0)
Simon Glass382bee52017-08-03 12:22:09 -0600307 env_set("boardver", "");
Christian Gmeiner39d09732014-10-02 13:33:46 +0200308 else
Simon Glass382bee52017-08-03 12:22:09 -0600309 env_set("boardver", "mr");
Christian Gmeiner39d09732014-10-02 13:33:46 +0200310
311 printf("using phy at %d\n", phydev->addr);
312 ret = fec_probe(bis, -1, base, bus, phydev);
Fabio Estevamcbb8f962015-09-11 00:53:52 -0300313 if (ret)
314 goto free_phydev;
315
Christian Gmeiner39d09732014-10-02 13:33:46 +0200316 return 0;
Fabio Estevamcbb8f962015-09-11 00:53:52 -0300317
318free_phydev:
319 free(phydev);
320free_bus:
321 free(bus);
322 return ret;
Christian Gmeiner39d09732014-10-02 13:33:46 +0200323}
324
325int board_init(void)
326{
327 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
328
329 backlight_lcd_off();
330
Christian Gmeiner39d09732014-10-02 13:33:46 +0200331 leds_on();
332
Simon Glass10e40d52017-06-14 21:28:25 -0600333#ifdef CONFIG_SATA
Christian Gmeiner3f97af52014-10-22 11:55:04 +0200334 setup_sata();
335#endif
336
Christian Gmeiner39d09732014-10-02 13:33:46 +0200337 return 0;
338}
339
340int checkboard(void)
341{
342 puts("Board: "CONFIG_SYS_BOARD"\n");
343 return 0;
344}
345
346#ifdef CONFIG_CMD_BMODE
347static const struct boot_mode board_boot_modes[] = {
348 /* 4 bit bus width */
349 {"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
350 {NULL, 0},
351};
352#endif
353
354int misc_init_r(void)
355{
356#ifdef CONFIG_CMD_BMODE
357 add_board_boot_modes(board_boot_modes);
358#endif
359 return 0;
360}