blob: a0ad03ce23973384060033d6f495f7dfbb43dabf [file] [log] [blame]
Simon Glass3a1a18f2015-01-27 22:13:47 -07001/*
2 * Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7/dts-v1/;
8
Bin Meng5e74e5a2017-05-31 01:04:14 -07009#include <asm/arch-baytrail/fsp/fsp_configs.h>
Gabriel Huau5318f182015-05-25 22:27:37 -070010#include <dt-bindings/gpio/x86-gpio.h>
Simon Glassef910812015-08-13 10:36:16 -060011#include <dt-bindings/interrupt-router/intel-irq.h>
Gabriel Huau5318f182015-05-25 22:27:37 -070012
Simon Glass3a1a18f2015-01-27 22:13:47 -070013/include/ "skeleton.dtsi"
14/include/ "serial.dtsi"
Bin Meng93f8a312015-07-15 16:23:39 +080015/include/ "rtc.dtsi"
Bin Meng80af3982015-11-13 00:11:22 -080016/include/ "tsc_timer.dtsi"
Bin Meng2d3c5732016-10-09 04:14:18 -070017/include/ "coreboot_fb.dtsi"
Simon Glass3a1a18f2015-01-27 22:13:47 -070018
19/ {
20 model = "Intel Minnowboard Max";
21 compatible = "intel,minnowmax", "intel,baytrail";
22
23 aliases {
24 serial0 = &serial;
Bin Meng81aaa3d2016-01-27 00:56:34 -080025 spi0 = &spi;
Simon Glass3a1a18f2015-01-27 22:13:47 -070026 };
27
28 config {
29 silent_console = <0>;
30 };
31
Gabriel Huau5318f182015-05-25 22:27:37 -070032 pch_pinctrl {
33 compatible = "intel,x86-pinctrl";
Bin Menge264e3c2016-06-08 05:07:33 -070034 reg = <0 0>;
Gabriel Huau5318f182015-05-25 22:27:37 -070035
Simon Glasscce7e0f2015-08-22 15:58:53 -060036 /* GPIO E0 */
37 soc_gpio_s5_0@0 {
38 gpio-offset = <0x80 0>;
Simon Glasscce7e0f2015-08-22 15:58:53 -060039 mode-gpio;
40 output-value = <0>;
41 direction = <PIN_OUTPUT>;
42 };
43
44 /* GPIO E1 */
45 soc_gpio_s5_1@0 {
46 gpio-offset = <0x80 1>;
Simon Glasscce7e0f2015-08-22 15:58:53 -060047 mode-gpio;
48 output-value = <0>;
49 direction = <PIN_OUTPUT>;
50 };
51
52 /* GPIO E2 */
53 soc_gpio_s5_2@0 {
54 gpio-offset = <0x80 2>;
Simon Glasscce7e0f2015-08-22 15:58:53 -060055 mode-gpio;
56 output-value = <0>;
57 direction = <PIN_OUTPUT>;
58 };
59
Gabriel Huau5318f182015-05-25 22:27:37 -070060 pin_usb_host_en0@0 {
61 gpio-offset = <0x80 8>;
Gabriel Huau5318f182015-05-25 22:27:37 -070062 mode-gpio;
63 output-value = <1>;
64 direction = <PIN_OUTPUT>;
65 };
66
67 pin_usb_host_en1@0 {
68 gpio-offset = <0x80 9>;
Gabriel Huau5318f182015-05-25 22:27:37 -070069 mode-gpio;
70 output-value = <1>;
71 direction = <PIN_OUTPUT>;
72 };
Bin Mengf7a01e42016-06-08 05:07:35 -070073
74 /*
75 * As of today, the latest version FSP (gold4) for BayTrail
76 * misses the PAD configuration of the SD controller's Card
77 * Detect signal. The default PAD value for the CD pin sets
78 * the pin to work in GPIO mode, which causes card detect
79 * status cannot be reflected by the Present State register
80 * in the SD controller (bit 16 & bit 18 are always zero).
81 *
82 * Configure this pin to function 1 (SD controller).
83 */
84 sdmmc3_cd@0 {
85 pad-offset = <0x3a0>;
86 mode-func = <1>;
87 };
Gabriel Huau5318f182015-05-25 22:27:37 -070088 };
89
Simon Glass3a1a18f2015-01-27 22:13:47 -070090 chosen {
91 stdout-path = "/serial";
92 };
93
Simon Glass281239a2015-04-29 22:26:03 -060094 cpus {
95 #address-cells = <1>;
96 #size-cells = <0>;
97
98 cpu@0 {
99 device_type = "cpu";
100 compatible = "intel,baytrail-cpu";
101 reg = <0>;
102 intel,apic-id = <0>;
103 };
104
105 cpu@1 {
106 device_type = "cpu";
107 compatible = "intel,baytrail-cpu";
108 reg = <1>;
109 intel,apic-id = <4>;
110 };
111
112 };
113
Simon Glassb71f9dc2015-07-03 18:28:26 -0600114 pci {
115 compatible = "intel,pci-baytrail", "pci-x86";
116 #address-cells = <3>;
117 #size-cells = <2>;
118 u-boot,dm-pre-reloc;
Simon Glassef910812015-08-13 10:36:16 -0600119 ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
120 0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
121 0x01000000 0x0 0x2000 0x2000 0 0xe000>;
122
Simon Glassf2b85ab2016-01-18 20:19:21 -0700123 pch@1f,0 {
Simon Glassef910812015-08-13 10:36:16 -0600124 reg = <0x0000f800 0 0 0 0>;
Simon Glassf2b85ab2016-01-18 20:19:21 -0700125 compatible = "pci8086,0f1c", "intel,pch9";
Bin Meng3ddc1c72016-02-01 01:40:47 -0800126 #address-cells = <1>;
127 #size-cells = <1>;
Simon Glassef910812015-08-13 10:36:16 -0600128
Simon Glassf2b85ab2016-01-18 20:19:21 -0700129 irq-router {
130 compatible = "intel,irq-router";
131 intel,pirq-config = "ibase";
132 intel,ibase-offset = <0x50>;
Bin Mengce8dd772016-05-07 07:46:15 -0700133 intel,actl-addr = <0>;
Simon Glassf2b85ab2016-01-18 20:19:21 -0700134 intel,pirq-link = <8 8>;
135 intel,pirq-mask = <0xdee0>;
136 intel,pirq-routing = <
137 /* BayTrail PCI devices */
138 PCI_BDF(0, 2, 0) INTA PIRQA
139 PCI_BDF(0, 3, 0) INTA PIRQA
140 PCI_BDF(0, 16, 0) INTA PIRQA
141 PCI_BDF(0, 17, 0) INTA PIRQA
142 PCI_BDF(0, 18, 0) INTA PIRQA
143 PCI_BDF(0, 19, 0) INTA PIRQA
144 PCI_BDF(0, 20, 0) INTA PIRQA
145 PCI_BDF(0, 21, 0) INTA PIRQA
146 PCI_BDF(0, 22, 0) INTA PIRQA
147 PCI_BDF(0, 23, 0) INTA PIRQA
148 PCI_BDF(0, 24, 0) INTA PIRQA
149 PCI_BDF(0, 24, 1) INTC PIRQC
150 PCI_BDF(0, 24, 2) INTD PIRQD
151 PCI_BDF(0, 24, 3) INTB PIRQB
152 PCI_BDF(0, 24, 4) INTA PIRQA
153 PCI_BDF(0, 24, 5) INTC PIRQC
154 PCI_BDF(0, 24, 6) INTD PIRQD
155 PCI_BDF(0, 24, 7) INTB PIRQB
156 PCI_BDF(0, 26, 0) INTA PIRQA
157 PCI_BDF(0, 27, 0) INTA PIRQA
158 PCI_BDF(0, 28, 0) INTA PIRQA
159 PCI_BDF(0, 28, 1) INTB PIRQB
160 PCI_BDF(0, 28, 2) INTC PIRQC
161 PCI_BDF(0, 28, 3) INTD PIRQD
162 PCI_BDF(0, 29, 0) INTA PIRQA
163 PCI_BDF(0, 30, 0) INTA PIRQA
164 PCI_BDF(0, 30, 1) INTD PIRQD
165 PCI_BDF(0, 30, 2) INTB PIRQB
166 PCI_BDF(0, 30, 3) INTC PIRQC
167 PCI_BDF(0, 30, 4) INTD PIRQD
168 PCI_BDF(0, 30, 5) INTB PIRQB
169 PCI_BDF(0, 31, 3) INTB PIRQB
170
171 /*
172 * PCIe root ports downstream
173 * interrupts
174 */
175 PCI_BDF(1, 0, 0) INTA PIRQA
176 PCI_BDF(1, 0, 0) INTB PIRQB
177 PCI_BDF(1, 0, 0) INTC PIRQC
178 PCI_BDF(1, 0, 0) INTD PIRQD
179 PCI_BDF(2, 0, 0) INTA PIRQB
180 PCI_BDF(2, 0, 0) INTB PIRQC
181 PCI_BDF(2, 0, 0) INTC PIRQD
182 PCI_BDF(2, 0, 0) INTD PIRQA
183 PCI_BDF(3, 0, 0) INTA PIRQC
184 PCI_BDF(3, 0, 0) INTB PIRQD
185 PCI_BDF(3, 0, 0) INTC PIRQA
186 PCI_BDF(3, 0, 0) INTD PIRQB
187 PCI_BDF(4, 0, 0) INTA PIRQD
188 PCI_BDF(4, 0, 0) INTB PIRQA
189 PCI_BDF(4, 0, 0) INTC PIRQB
190 PCI_BDF(4, 0, 0) INTD PIRQC
191 >;
192 };
193
Bin Meng81aaa3d2016-01-27 00:56:34 -0800194 spi: spi {
Simon Glassf2b85ab2016-01-18 20:19:21 -0700195 #address-cells = <1>;
196 #size-cells = <0>;
Bin Meng1f9eb592016-02-01 01:40:37 -0800197 compatible = "intel,ich9-spi";
Simon Glassf2b85ab2016-01-18 20:19:21 -0700198 spi-flash@0 {
199 #address-cells = <1>;
200 #size-cells = <1>;
201 reg = <0>;
202 compatible = "stmicro,n25q064a",
203 "spi-flash";
204 memory-map = <0xff800000 0x00800000>;
205 rw-mrc-cache {
206 label = "rw-mrc-cache";
207 reg = <0x006f0000 0x00010000>;
208 };
209 };
210 };
Bin Meng3ddc1c72016-02-01 01:40:47 -0800211
212 gpioa {
213 compatible = "intel,ich6-gpio";
214 u-boot,dm-pre-reloc;
215 reg = <0 0x20>;
216 bank-name = "A";
Bin Meng770ee012017-05-07 19:52:29 -0700217 use-lvl-write-cache;
Bin Meng3ddc1c72016-02-01 01:40:47 -0800218 };
219
220 gpiob {
221 compatible = "intel,ich6-gpio";
222 u-boot,dm-pre-reloc;
223 reg = <0x20 0x20>;
224 bank-name = "B";
Bin Meng770ee012017-05-07 19:52:29 -0700225 use-lvl-write-cache;
Bin Meng3ddc1c72016-02-01 01:40:47 -0800226 };
227
228 gpioc {
229 compatible = "intel,ich6-gpio";
230 u-boot,dm-pre-reloc;
231 reg = <0x40 0x20>;
232 bank-name = "C";
Bin Meng770ee012017-05-07 19:52:29 -0700233 use-lvl-write-cache;
Bin Meng3ddc1c72016-02-01 01:40:47 -0800234 };
235
236 gpiod {
237 compatible = "intel,ich6-gpio";
238 u-boot,dm-pre-reloc;
239 reg = <0x60 0x20>;
240 bank-name = "D";
Bin Meng770ee012017-05-07 19:52:29 -0700241 use-lvl-write-cache;
Bin Meng3ddc1c72016-02-01 01:40:47 -0800242 };
243
244 gpioe {
245 compatible = "intel,ich6-gpio";
246 u-boot,dm-pre-reloc;
247 reg = <0x80 0x20>;
248 bank-name = "E";
Bin Meng770ee012017-05-07 19:52:29 -0700249 use-lvl-write-cache;
Bin Meng3ddc1c72016-02-01 01:40:47 -0800250 };
251
252 gpiof {
253 compatible = "intel,ich6-gpio";
254 u-boot,dm-pre-reloc;
255 reg = <0xA0 0x20>;
256 bank-name = "F";
Bin Meng770ee012017-05-07 19:52:29 -0700257 use-lvl-write-cache;
Bin Meng3ddc1c72016-02-01 01:40:47 -0800258 };
Simon Glassef910812015-08-13 10:36:16 -0600259 };
Simon Glassb71f9dc2015-07-03 18:28:26 -0600260 };
261
Andrew Bradfordf3b84a32015-08-07 08:36:35 -0400262 fsp {
263 compatible = "intel,baytrail-fsp";
Bin Meng5e74e5a2017-05-31 01:04:14 -0700264 fsp,mrc-init-tseg-size = <MRC_INIT_TSEG_SIZE_1MB>;
265 fsp,mrc-init-mmio-size = <MRC_INIT_MMIO_SIZE_2048MB>;
Andrew Bradfordf3b84a32015-08-07 08:36:35 -0400266 fsp,mrc-init-spd-addr1 = <0xa0>;
267 fsp,mrc-init-spd-addr2 = <0xa2>;
Bin Meng5e74e5a2017-05-31 01:04:14 -0700268 fsp,emmc-boot-mode = <EMMC_BOOT_MODE_AUTO>;
Andrew Bradfordf3b84a32015-08-07 08:36:35 -0400269 fsp,enable-sdio;
270 fsp,enable-sdcard;
271 fsp,enable-hsuart1;
272 fsp,enable-spi;
273 fsp,enable-sata;
Bin Meng5e74e5a2017-05-31 01:04:14 -0700274 fsp,sata-mode = <SATA_MODE_AHCI>;
Bin Mengc9621012017-07-19 21:50:10 +0800275#ifdef CONFIG_USB_XHCI_HCD
276 fsp,enable-xhci;
277#endif
Bin Mengf8f291b2017-05-31 01:04:15 -0700278 fsp,lpe-mode = <LPE_MODE_PCI>;
279 fsp,lpss-sio-mode = <LPSS_SIO_MODE_PCI>;
Andrew Bradfordf3b84a32015-08-07 08:36:35 -0400280 fsp,enable-dma0;
281 fsp,enable-dma1;
282 fsp,enable-i2c0;
283 fsp,enable-i2c1;
284 fsp,enable-i2c2;
285 fsp,enable-i2c3;
286 fsp,enable-i2c4;
287 fsp,enable-i2c5;
288 fsp,enable-i2c6;
289 fsp,enable-pwm0;
290 fsp,enable-pwm1;
Bin Meng5e74e5a2017-05-31 01:04:14 -0700291 fsp,igd-dvmt50-pre-alloc = <IGD_DVMT50_PRE_ALLOC_64MB>;
292 fsp,aperture-size = <APERTURE_SIZE_256MB>;
293 fsp,gtt-size = <GTT_SIZE_2MB>;
Bin Mengf8f291b2017-05-31 01:04:15 -0700294 fsp,scc-mode = <SCC_MODE_PCI>;
Bin Meng5e74e5a2017-05-31 01:04:14 -0700295 fsp,os-selection = <OS_SELECTION_LINUX>;
Andrew Bradfordf3b84a32015-08-07 08:36:35 -0400296 fsp,emmc45-ddr50-enabled;
297 fsp,emmc45-retune-timer-value = <8>;
298 fsp,enable-igd;
299 fsp,enable-memory-down;
300 fsp,memory-down-params {
301 compatible = "intel,baytrail-fsp-mdp";
Bin Meng5e74e5a2017-05-31 01:04:14 -0700302 fsp,dram-speed = <DRAM_SPEED_1066MTS>;
303 fsp,dram-type = <DRAM_TYPE_DDR3L>;
Andrew Bradfordf3b84a32015-08-07 08:36:35 -0400304 fsp,dimm-0-enable;
Bin Meng5e74e5a2017-05-31 01:04:14 -0700305 fsp,dimm-width = <DIMM_WIDTH_X16>;
306 fsp,dimm-density = <DIMM_DENSITY_4GBIT>;
307 fsp,dimm-bus-width = <DIMM_BUS_WIDTH_64BITS>;
308 fsp,dimm-sides = <DIMM_SIDES_1RANKS>;
Andrew Bradfordf3b84a32015-08-07 08:36:35 -0400309 fsp,dimm-tcl = <0xb>;
310 fsp,dimm-trpt-rcd = <0xb>;
311 fsp,dimm-twr = <0xc>;
312 fsp,dimm-twtr = <6>;
313 fsp,dimm-trrd = <6>;
314 fsp,dimm-trtp = <6>;
315 fsp,dimm-tfaw = <0x14>;
316 };
317 };
318
Simon Glass3a1a18f2015-01-27 22:13:47 -0700319 microcode {
320 update@0 {
Bin Mengbab4b962016-05-23 15:25:20 +0800321#include "microcode/m0130673325.dtsi"
Simon Glass3a1a18f2015-01-27 22:13:47 -0700322 };
Bin Meng5fb01512015-08-15 14:37:50 -0600323 update@1 {
Bin Mengbab4b962016-05-23 15:25:20 +0800324#include "microcode/m0130679907.dtsi"
Bin Meng5fb01512015-08-15 14:37:50 -0600325 };
Simon Glass3a1a18f2015-01-27 22:13:47 -0700326 };
327
328};