blob: 1d06da8779d0087a16bbbe0966c7fd9c6751aad1 [file] [log] [blame]
wdenk935ecca2002-08-06 20:46:37 +00001/*----------------------------------------------------------------------------+
2|
3| This source code has been made available to you by IBM on an AS-IS
4| basis. Anyone receiving this source is licensed under IBM
5| copyrights to use it in any way he or she deems fit, including
6| copying it, modifying it, compiling it, and redistributing it either
7| with or without modifications. No license under IBM patents or
8| patent applications is to be implied by the copyright license.
9|
10| Any user of this software should understand that IBM cannot provide
11| technical support for this software and will not be responsible for
12| any consequences resulting from the use of this software.
13|
14| Any person who transfers this source code or any derivative work
15| must include the IBM copyright notice, this paragraph, and the
16| preceding two paragraphs in the transferred software.
17|
18| COPYRIGHT I B M CORPORATION 1999
19| LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
20+----------------------------------------------------------------------------*/
21
22#ifndef __PPC4XX_H__
23#define __PPC4XX_H__
24
Stefan Roese36ea16f2008-06-02 14:57:41 +020025/*
26 * Configure which SDRAM/DDR/DDR2 controller is equipped
27 */
28#if defined(CONFIG_405GP) || defined(CONFIG_405CR) || defined(CONFIG_405EP) || \
29 defined(CONFIG_AP1000) || defined(CONFIG_ML2)
30#define CONFIG_SDRAM_PPC4xx_IBM_SDRAM /* IBM SDRAM controller */
31#endif
32
33#if defined(CONFIG_440GP) || defined(CONFIG_440GX) || \
34 defined(CONFIG_440EP) || defined(CONFIG_440GR)
35#define CONFIG_SDRAM_PPC4xx_IBM_DDR /* IBM DDR controller */
36#endif
37
38#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
39#define CONFIG_SDRAM_PPC4xx_DENALI_DDR2 /* Denali DDR(2) controller */
40#endif
41
42#if defined(CONFIG_405EX) || \
43 defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
44 defined(CONFIG_460EX) || defined(CONFIG_460GT)
45#define CONFIG_SDRAM_PPC4xx_IBM_DDR2 /* IBM DDR(2) controller */
46#endif
47
wdenk935ecca2002-08-06 20:46:37 +000048#if defined(CONFIG_440)
Stefan Roese1092fbd2008-07-18 10:42:29 +020049/*
50 * Enable long long (%ll ...) printf format on 440 PPC's since most of
51 * them support 36bit physical addressing
52 */
53#define CFG_64BIT_VSPRINTF
54#define CFG_64BIT_STRTOUL
wdenk935ecca2002-08-06 20:46:37 +000055#include <ppc440.h>
56#else
57#include <ppc405.h>
58#endif
59
Stefan Roese36ea16f2008-06-02 14:57:41 +020060#include <asm/ppc4xx-sdram.h>
61
Stefan Roese087dfdb2007-10-21 08:12:41 +020062/*
Grant Ericksonc821b5f2008-05-22 14:44:14 -070063 * Macro for generating register field mnemonics
64 */
65#define PPC_REG_BITS 32
66#define PPC_REG_VAL(bit, value) ((value) << ((PPC_REG_BITS - 1) - (bit)))
67
68/*
69 * Elide casts when assembling register mnemonics
70 */
71#ifndef __ASSEMBLY__
72#define static_cast(type, val) (type)(val)
73#else
74#define static_cast(type, val) (val)
75#endif
76
77/*
Stefan Roese087dfdb2007-10-21 08:12:41 +020078 * Common stuff for 4xx (405 and 440)
79 */
80
81#define EXC_OFF_SYS_RESET 0x0100 /* System reset */
82#define _START_OFFSET (EXC_OFF_SYS_RESET + 0x2000)
83
84#define RESET_VECTOR 0xfffffffc
85#define CACHELINE_MASK (CFG_CACHELINE_SIZE - 1) /* Address mask for cache
86 line aligned data. */
87
88#define CPR0_DCR_BASE 0x0C
89#define cprcfga (CPR0_DCR_BASE+0x0)
90#define cprcfgd (CPR0_DCR_BASE+0x1)
91
92#define SDR_DCR_BASE 0x0E
93#define sdrcfga (SDR_DCR_BASE+0x0)
94#define sdrcfgd (SDR_DCR_BASE+0x1)
95
96#define SDRAM_DCR_BASE 0x10
97#define memcfga (SDRAM_DCR_BASE+0x0)
98#define memcfgd (SDRAM_DCR_BASE+0x1)
99
100#define EBC_DCR_BASE 0x12
101#define ebccfga (EBC_DCR_BASE+0x0)
102#define ebccfgd (EBC_DCR_BASE+0x1)
103
104/*
105 * Macros for indirect DCR access
106 */
107#define mtcpr(reg, d) do { mtdcr(cprcfga,reg);mtdcr(cprcfgd,d); } while (0)
108#define mfcpr(reg, d) do { mtdcr(cprcfga,reg);d = mfdcr(cprcfgd); } while (0)
109
110#define mtebc(reg, d) do { mtdcr(ebccfga,reg);mtdcr(ebccfgd,d); } while (0)
111#define mfebc(reg, d) do { mtdcr(ebccfga,reg);d = mfdcr(ebccfgd); } while (0)
112
113#define mtsdram(reg, d) do { mtdcr(memcfga,reg);mtdcr(memcfgd,d); } while (0)
114#define mfsdram(reg, d) do { mtdcr(memcfga,reg);d = mfdcr(memcfgd); } while (0)
115
116#define mtsdr(reg, d) do { mtdcr(sdrcfga,reg);mtdcr(sdrcfgd,d); } while (0)
117#define mfsdr(reg, d) do { mtdcr(sdrcfga,reg);d = mfdcr(sdrcfgd); } while (0)
118
119#ifndef __ASSEMBLY__
120
121typedef struct
122{
123 unsigned long freqDDR;
124 unsigned long freqEBC;
125 unsigned long freqOPB;
126 unsigned long freqPCI;
127 unsigned long freqPLB;
128 unsigned long freqTmrClk;
129 unsigned long freqUART;
130 unsigned long freqProcessor;
131 unsigned long freqVCOHz;
132 unsigned long freqVCOMhz; /* in MHz */
133 unsigned long pciClkSync; /* PCI clock is synchronous */
134 unsigned long pciIntArbEn; /* Internal PCI arbiter is enabled */
135 unsigned long pllExtBusDiv;
136 unsigned long pllFbkDiv;
137 unsigned long pllFwdDiv;
138 unsigned long pllFwdDivA;
139 unsigned long pllFwdDivB;
140 unsigned long pllOpbDiv;
141 unsigned long pllPciDiv;
142 unsigned long pllPlbDiv;
143} PPC4xx_SYS_INFO;
144
145#endif /* __ASSEMBLY__ */
146
wdenk935ecca2002-08-06 20:46:37 +0000147#endif /* __PPC4XX_H__ */