blob: 3dc535878df93190c9a41f0f3026b514ebe4972c [file] [log] [blame]
wdenk2d39b712000-12-14 10:04:19 +00001/*
wdenk180d3f72004-01-04 16:28:35 +00002 * (C) Copyright 2000-2004
wdenk2d39b712000-12-14 10:04:19 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
wdenk180d3f72004-01-04 16:28:35 +00005 * Derived from FADS860T definitions by Magnus Damm, Helmut Buchsbaum,
6 * and Dan Malek
7 *
8 * Modified by, Yuli Barcohen, Arabella Software Ltd., yuli@arabellasw.com
9 *
10 * This header file contains values common to all FADS family boards.
11 *
wdenk2d39b712000-12-14 10:04:19 +000012 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
31/****************************************************************************
wdenk180d3f72004-01-04 16:28:35 +000032 * Flash Memory Map as used by U-Boot:
wdenk2d39b712000-12-14 10:04:19 +000033 *
34 * Start Address Length
35 * +-----------------------+ 0xFE00_0000 Start of Flash -----------------
wdenk180d3f72004-01-04 16:28:35 +000036 * | | 0xFE00_0100 Reset Vector
37 * + + 0xFE0?_????
38 * | U-Boot code |
39 * | |
40 * +-----------------------+ 0xFE04_0000 (sector border)
41 * | |
42 * | |
43 * | U-Boot environment |
44 * | | ^
45 * | | | U-Boot
46 * +=======================+ 0xFE08_0000 (sector border) -----------------
47 * | Available | | Applications
wdenk2d39b712000-12-14 10:04:19 +000048 * | ... | v
49 *
50 *****************************************************************************/
wdenk180d3f72004-01-04 16:28:35 +000051
52#if 0
53#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
54#else
55#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
56#endif
57
Wolfgang Denk8ff02082006-03-12 01:55:43 +010058#define CONFIG_ENV_OVERWRITE
59
60#define CONFIG_NFSBOOTCOMMAND \
wdenk180d3f72004-01-04 16:28:35 +000061 "dhcp;" \
Wolfgang Denk8ff02082006-03-12 01:55:43 +010062 "setenv bootargs root=/dev/nfs rw nfsroot=$rootpath " \
63 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:eth0:off;" \
wdenk180d3f72004-01-04 16:28:35 +000064 "bootm"
65
Wolfgang Denk8ff02082006-03-12 01:55:43 +010066#define CONFIG_BOOTCOMMAND \
67 "setenv bootargs root=/dev/mtdblock2 rw mtdparts=phys:1280K(ROM)ro,-(root) "\
68 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:eth0:off;" \
69 "bootm fe080000"
70
71#undef CONFIG_BOOTARGS
72
wdenk180d3f72004-01-04 16:28:35 +000073#undef CONFIG_WATCHDOG /* watchdog disabled */
Scott Wood78f9fef2007-08-15 15:46:46 -050074
75#if !defined(CONFIG_MPC885ADS)
wdenk11142572004-06-06 21:35:06 +000076#define CONFIG_BZIP2 /* include support for bzip2 compressed images */
Scott Wood78f9fef2007-08-15 15:46:46 -050077#endif
wdenk180d3f72004-01-04 16:28:35 +000078
79/*
Wolfgang Denk8ff02082006-03-12 01:55:43 +010080 * New MPC86xADS and MPC885ADS provide two Ethernet connectivity options:
wdenk180d3f72004-01-04 16:28:35 +000081 * 10Mbit/s on SCC and 100Mbit/s on FEC. FADS provides SCC Ethernet on
82 * motherboard and FEC Ethernet on daughterboard. All new PQ1 chips have
83 * got FEC so FEC is the default.
84 */
85#ifndef CONFIG_ADS
86#undef CONFIG_SCC1_ENET /* Disable SCC1 ethernet */
87#define CONFIG_FEC_ENET /* Use FEC ethernet */
88#else /* Old ADS has not got FEC option */
89#define CONFIG_SCC1_ENET /* Use SCC1 ethernet */
90#undef CONFIG_FEC_ENET /* No FEC ethernet */
91#endif /* !CONFIG_ADS */
92
93#if defined(CONFIG_SCC1_ENET) && defined(CONFIG_FEC_ENET)
94#error Both CONFIG_SCC1_ENET and CONFIG_FEC_ENET configured
95#endif
96
97#ifdef CONFIG_FEC_ENET
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_DISCOVER_PHY
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050099#define CONFIG_MII_INIT 1
wdenk180d3f72004-01-04 16:28:35 +0000100#endif
101
Jon Loeliger079a1362007-07-10 10:12:10 -0500102
103/*
104 * BOOTP options
105 */
106#define CONFIG_BOOTP_BOOTFILESIZE
107#define CONFIG_BOOTP_BOOTPATH
108#define CONFIG_BOOTP_GATEWAY
109#define CONFIG_BOOTP_HOSTNAME
110
111
Jon Loeliger498ff9a2007-07-05 19:13:52 -0500112#if !defined(FADS_COMMANDS_ALREADY_DEFINED)
113/*
114 * Command line configuration.
115 */
116#include <config_cmd_default.h>
wdenk180d3f72004-01-04 16:28:35 +0000117
Jon Loeliger498ff9a2007-07-05 19:13:52 -0500118#define CONFIG_CMD_ASKENV
119#define CONFIG_CMD_DHCP
120#define CONFIG_CMD_ECHO
121#define CONFIG_CMD_IMMAP
122#define CONFIG_CMD_JFFS2
123#define CONFIG_CMD_MII
124#define CONFIG_CMD_PCMCIA
125#define CONFIG_CMD_PING
126
127#endif
128
wdenk180d3f72004-01-04 16:28:35 +0000129
130/*
131 * Miscellaneous configurable options
132 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_PROMPT "=>" /* Monitor Command Prompt */
134#define CONFIG_SYS_HUSH_PARSER
135#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
136#define CONFIG_SYS_LONGHELP /* #undef to save memory */
Jon Loeligerc508a4c2007-07-09 18:31:28 -0500137#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk180d3f72004-01-04 16:28:35 +0000139#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk180d3f72004-01-04 16:28:35 +0000141#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
143#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
144#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk180d3f72004-01-04 16:28:35 +0000145
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_LOAD_ADDR 0x00100000
wdenk180d3f72004-01-04 16:28:35 +0000147
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk180d3f72004-01-04 16:28:35 +0000149
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk180d3f72004-01-04 16:28:35 +0000151
152/*
153 * Low Level Configuration Settings
154 * (address mappings, register initial values, etc.)
155 * You should know what you are doing if you make changes here.
156 */
Wolfgang Denk8ff02082006-03-12 01:55:43 +0100157
wdenk180d3f72004-01-04 16:28:35 +0000158/*-----------------------------------------------------------------------
159 * Internal Memory Mapped Register
160 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_IMMR 0xFF000000
wdenk180d3f72004-01-04 16:28:35 +0000162
163/*-----------------------------------------------------------------------
164 * Definitions for initial stack pointer and data area (in DPRAM)
165 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200167#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200168#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk180d3f72004-01-04 16:28:35 +0000170
171/*-----------------------------------------------------------------------
172 * Start addresses for the final memory configuration
173 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk180d3f72004-01-04 16:28:35 +0000175 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_SDRAM_BASE 0x00000000
wdenk11142572004-06-06 21:35:06 +0000177#if defined(CONFIG_MPC86xADS) || defined(CONFIG_MPC885ADS) /* New ADS or Duet */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_SDRAM_SIZE 0x00800000 /* 8 Mbyte */
Wolfgang Denk8ff02082006-03-12 01:55:43 +0100179/*
180 * 2048 SDRAM rows
181 * 1000 factor s -> ms
182 * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
183 * 4 Number of refresh cycles per period
184 * 64 Refresh cycle in ms per number of rows
185 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_PTA_PER_CLK ((2048 * 64 * 1000) / (4 * 64))
wdenk180d3f72004-01-04 16:28:35 +0000187#elif defined(CONFIG_FADS) /* Old/new FADS */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_SDRAM_SIZE 0x00400000 /* 4 Mbyte */
wdenk180d3f72004-01-04 16:28:35 +0000189#else /* Old ADS */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_SDRAM_SIZE 0x00000000 /* No SDRAM */
wdenk180d3f72004-01-04 16:28:35 +0000191#endif
192
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
194#if (CONFIG_SYS_SDRAM_SIZE)
195#define CONFIG_SYS_MEMTEST_END CONFIG_SYS_SDRAM_SIZE /* 1 ... SDRAM_SIZE */
wdenk180d3f72004-01-04 16:28:35 +0000196#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */
198#endif /* CONFIG_SYS_SDRAM_SIZE */
wdenk180d3f72004-01-04 16:28:35 +0000199
200/*
201 * For booting Linux, the board info and command line data
202 * have to be in the first 8 MB of memory, since this is
203 * the maximum mapped by the Linux kernel during initialization.
204 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk99edcfb2004-06-09 21:54:22 +0000206
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200207#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 KB for monitor */
wdenk99edcfb2004-06-09 21:54:22 +0000209
210#ifdef CONFIG_BZIP2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_MALLOC_LEN (2500 << 10) /* Reserve ~2.5 MB for malloc() */
wdenk99edcfb2004-06-09 21:54:22 +0000212#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_MALLOC_LEN (384 << 10) /* Reserve 384 kB for malloc() */
wdenk99edcfb2004-06-09 21:54:22 +0000214#endif /* CONFIG_BZIP2 */
215
wdenk180d3f72004-01-04 16:28:35 +0000216/*-----------------------------------------------------------------------
217 * Flash organization
218 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
220#define CONFIG_SYS_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */
wdenk180d3f72004-01-04 16:28:35 +0000221
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_MAX_FLASH_BANKS 4 /* max number of memory banks */
223#define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
wdenk180d3f72004-01-04 16:28:35 +0000224
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
226#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk180d3f72004-01-04 16:28:35 +0000227
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200228#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200229#define CONFIG_ENV_SECT_SIZE 0x40000 /* see README - env sector total size */
230#define CONFIG_ENV_OFFSET CONFIG_ENV_SECT_SIZE
231#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
wdenk180d3f72004-01-04 16:28:35 +0000233
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_DIRECT_FLASH_TFTP
wdenk11142572004-06-06 21:35:06 +0000235
Jon Loeligerc508a4c2007-07-09 18:31:28 -0500236#if defined(CONFIG_CMD_JFFS2)
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200237
238/*
239 * JFFS2 partitions
240 *
241 */
242/* No command line, one static partition, whole device */
Stefan Roese68d7d652009-03-19 13:30:36 +0100243#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200244#define CONFIG_JFFS2_DEV "nor0"
245#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
246#define CONFIG_JFFS2_PART_OFFSET 0x00000000
247
248/* mtdparts command line support */
249/* Note: fake mtd_id used, no linux mtd map file */
250/*
Stefan Roese68d7d652009-03-19 13:30:36 +0100251#define CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200252#define MTDIDS_DEFAULT "nor0=fads0,nor1=fads-1,nor2=fads-2,nor3=fads-3"
253#define MTDPARTS_DEFAULT "mtdparts=fads-0:-@1m(user1),fads-1:-(user2),fads-2:-(user3),fads-3:-(user4)"
254*/
255
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_JFFS2_SORT_FRAGMENTS
Jon Loeliger77a31852007-07-10 10:39:10 -0500257#endif
wdenk180d3f72004-01-04 16:28:35 +0000258
259/*-----------------------------------------------------------------------
260 * Cache Configuration
261 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
263#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk180d3f72004-01-04 16:28:35 +0000264
265/*-----------------------------------------------------------------------
266 * I2C configuration
267 */
Jon Loeligerc508a4c2007-07-09 18:31:28 -0500268#if defined(CONFIG_CMD_I2C)
wdenk180d3f72004-01-04 16:28:35 +0000269#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address defaults */
271#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenk180d3f72004-01-04 16:28:35 +0000272#endif
273
274/*-----------------------------------------------------------------------
275 * SYPCR - System Protection Control 11-9
276 * SYPCR can only be written once after reset!
277 *-----------------------------------------------------------------------
278 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
279 */
280#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk180d3f72004-01-04 16:28:35 +0000282 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
283#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenk180d3f72004-01-04 16:28:35 +0000285#endif
286
287/*-----------------------------------------------------------------------
288 * SIUMCR - SIU Module Configuration 11-6
289 *-----------------------------------------------------------------------
290 * PCMCIA config., multi-function pin tri-state
291 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenk180d3f72004-01-04 16:28:35 +0000293
294/*-----------------------------------------------------------------------
295 * TBSCR - Time Base Status and Control 11-26
296 *-----------------------------------------------------------------------
297 * Clear Reference Interrupt Status, Timebase freezing enabled
298 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
wdenk180d3f72004-01-04 16:28:35 +0000300
301/*-----------------------------------------------------------------------
302 * PISCR - Periodic Interrupt Status and Control 11-31
303 *-----------------------------------------------------------------------
304 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
305 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk180d3f72004-01-04 16:28:35 +0000307
308/*-----------------------------------------------------------------------
309 * SCCR - System Clock and reset Control Register 15-27
310 *-----------------------------------------------------------------------
311 * Set clock output, timebase and RTC source and divider,
312 * power management and some other internal clocks
313 */
314#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_SCCR SCCR_TBS
wdenk180d3f72004-01-04 16:28:35 +0000316
wdenk11142572004-06-06 21:35:06 +0000317/*-----------------------------------------------------------------------
Wolfgang Denk8ff02082006-03-12 01:55:43 +0100318 * DER - Debug Enable Register
wdenk11142572004-06-06 21:35:06 +0000319 *-----------------------------------------------------------------------
Wolfgang Denk8ff02082006-03-12 01:55:43 +0100320 * Set to zero to prevent the processor from entering debug mode
wdenk180d3f72004-01-04 16:28:35 +0000321 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_DER 0
wdenk180d3f72004-01-04 16:28:35 +0000323
Wolfgang Denk8ff02082006-03-12 01:55:43 +0100324/* Because of the way the 860 starts up and assigns CS0 the entire
325 * address space, we have to set the memory controller differently.
326 * Normally, you write the option register first, and then enable the
327 * chip select by writing the base register. For CS0, you must write
328 * the base register first, followed by the option register.
329 */
wdenk180d3f72004-01-04 16:28:35 +0000330
331/*
332 * Init Memory Controller:
333 *
334 * BR0/OR0 (Flash)
335 * BR1/OR1 (BCSR)
336 */
337/* the other CS:s are determined by looking at parameters in BCSRx */
338
339#define BCSR_ADDR ((uint) 0xFF080000)
340
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#define CONFIG_SYS_PRELIM_OR_AM 0xFF800000 /* OR addr mask */
wdenk180d3f72004-01-04 16:28:35 +0000342
343/* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)
wdenk180d3f72004-01-04 16:28:35 +0000345
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) /* 8 Mbyte until detected */
347#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA_MSK) | BR_V )
wdenk180d3f72004-01-04 16:28:35 +0000348
349/* BCSRx - Board Control and Status Registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_OR1_PRELIM 0xFFFF8110 /* 64Kbyte address space */
351#define CONFIG_SYS_BR1_PRELIM ((BCSR_ADDR) | BR_V)
wdenk180d3f72004-01-04 16:28:35 +0000352
wdenk180d3f72004-01-04 16:28:35 +0000353/* values according to the manual */
354
wdenk180d3f72004-01-04 16:28:35 +0000355#define BCSR0 ((uint) (BCSR_ADDR + 0x00))
356#define BCSR1 ((uint) (BCSR_ADDR + 0x04))
357#define BCSR2 ((uint) (BCSR_ADDR + 0x08))
358#define BCSR3 ((uint) (BCSR_ADDR + 0x0c))
359#define BCSR4 ((uint) (BCSR_ADDR + 0x10))
360
361/*
362 * (F)ADS bitvalues by Helmut Buchsbaum
363 *
364 * See User's Manual for a proper
365 * description of the following structures
366 */
367
368#define BCSR0_ERB ((uint)0x80000000)
369#define BCSR0_IP ((uint)0x40000000)
370#define BCSR0_BDIS ((uint)0x10000000)
371#define BCSR0_BPS_MASK ((uint)0x0C000000)
372#define BCSR0_ISB_MASK ((uint)0x01800000)
373#define BCSR0_DBGC_MASK ((uint)0x00600000)
374#define BCSR0_DBPC_MASK ((uint)0x00180000)
375#define BCSR0_EBDF_MASK ((uint)0x00060000)
376
377#define BCSR1_FLASH_EN ((uint)0x80000000)
378#define BCSR1_DRAM_EN ((uint)0x40000000)
379#define BCSR1_ETHEN ((uint)0x20000000)
380#define BCSR1_IRDEN ((uint)0x10000000)
381#define BCSR1_FLASH_CFG_EN ((uint)0x08000000)
382#define BCSR1_CNT_REG_EN_PROTECT ((uint)0x04000000)
383#define BCSR1_BCSR_EN ((uint)0x02000000)
384#define BCSR1_RS232EN_1 ((uint)0x01000000)
385#define BCSR1_PCCEN ((uint)0x00800000)
386#define BCSR1_PCCVCC0 ((uint)0x00400000)
387#define BCSR1_PCCVPP_MASK ((uint)0x00300000)
388#define BCSR1_DRAM_HALF_WORD ((uint)0x00080000)
389#define BCSR1_RS232EN_2 ((uint)0x00040000)
390#define BCSR1_SDRAM_EN ((uint)0x00020000)
391#define BCSR1_PCCVCC1 ((uint)0x00010000)
392
393#define BCSR1_PCCVCCON BCSR1_PCCVCC0
394
395#define BCSR2_FLASH_PD_MASK ((uint)0xF0000000)
wdenk99edcfb2004-06-09 21:54:22 +0000396#define BCSR2_FLASH_PD_SHIFT 28
wdenk180d3f72004-01-04 16:28:35 +0000397#define BCSR2_DRAM_PD_MASK ((uint)0x07800000)
398#define BCSR2_DRAM_PD_SHIFT 23
399#define BCSR2_EXTTOLI_MASK ((uint)0x00780000)
400#define BCSR2_DBREVNR_MASK ((uint)0x00030000)
401
402#define BCSR3_DBID_MASK ((ushort)0x3800)
403#define BCSR3_CNT_REG_EN_PROTECT ((ushort)0x0400)
404#define BCSR3_BREVNR0 ((ushort)0x0080)
405#define BCSR3_FLASH_PD_MASK ((ushort)0x0070)
406#define BCSR3_BREVN1 ((ushort)0x0008)
407#define BCSR3_BREVN2_MASK ((ushort)0x0003)
408
409#define BCSR4_ETHLOOP ((uint)0x80000000)
410#define BCSR4_TFPLDL ((uint)0x40000000)
411#define BCSR4_TPSQEL ((uint)0x20000000)
412#define BCSR4_SIGNAL_LAMP ((uint)0x10000000)
Wolfgang Denk8ff02082006-03-12 01:55:43 +0100413#if defined(CONFIG_MPC823)
wdenk180d3f72004-01-04 16:28:35 +0000414#define BCSR4_USB_EN ((uint)0x08000000)
wdenk180d3f72004-01-04 16:28:35 +0000415#define BCSR4_USB_SPEED ((uint)0x04000000)
wdenk180d3f72004-01-04 16:28:35 +0000416#define BCSR4_VCCO ((uint)0x02000000)
wdenk180d3f72004-01-04 16:28:35 +0000417#define BCSR4_VIDEO_ON ((uint)0x00800000)
wdenk180d3f72004-01-04 16:28:35 +0000418#define BCSR4_VDO_EKT_CLK_EN ((uint)0x00400000)
wdenk180d3f72004-01-04 16:28:35 +0000419#define BCSR4_VIDEO_RST ((uint)0x00200000)
wdenk180d3f72004-01-04 16:28:35 +0000420#define BCSR4_MODEM_EN ((uint)0x00100000)
wdenk180d3f72004-01-04 16:28:35 +0000421#define BCSR4_DATA_VOICE ((uint)0x00080000)
Wolfgang Denk8ff02082006-03-12 01:55:43 +0100422#elif defined(CONFIG_MPC850)
wdenk180d3f72004-01-04 16:28:35 +0000423#define BCSR4_DATA_VOICE ((uint)0x00080000)
Wolfgang Denk8ff02082006-03-12 01:55:43 +0100424#elif defined(CONFIG_MPC860SAR)
425#define BCSR4_UTOPIA_EN ((uint)0x08000000)
426#else /* MPC860T and other chips with FEC */
427#define BCSR4_FETH_EN ((uint)0x08000000)
428#define BCSR4_FETHCFG0 ((uint)0x04000000)
429#define BCSR4_FETHFDE ((uint)0x02000000)
430#define BCSR4_FETHCFG1 ((uint)0x00400000)
431#define BCSR4_FETHRST ((uint)0x00200000)
432#endif
wdenk180d3f72004-01-04 16:28:35 +0000433
Wolfgang Denk8ff02082006-03-12 01:55:43 +0100434/* BSCR5 exists on MPC86xADS and MPC885ADS only */
wdenk11142572004-06-06 21:35:06 +0000435
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436#define CONFIG_SYS_PHYDEV_ADDR (BCSR_ADDR + 0x20000)
wdenk11142572004-06-06 21:35:06 +0000437
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200438#define BCSR5 (CONFIG_SYS_PHYDEV_ADDR + 0x300)
wdenk11142572004-06-06 21:35:06 +0000439
440#define BCSR5_MII2_EN 0x40
441#define BCSR5_MII2_RST 0x20
442#define BCSR5_T1_RST 0x10
443#define BCSR5_ATM155_RST 0x08
444#define BCSR5_ATM25_RST 0x04
445#define BCSR5_MII1_EN 0x02
446#define BCSR5_MII1_RST 0x01
447
wdenk180d3f72004-01-04 16:28:35 +0000448/* We don't use the 8259.
449*/
450#define NR_8259_INTS 0
451
wdenk180d3f72004-01-04 16:28:35 +0000452/*-----------------------------------------------------------------------
453 * PCMCIA stuff
454 *-----------------------------------------------------------------------
455 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200456#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
457#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
458#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
459#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
460#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
461#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
462#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
463#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenk180d3f72004-01-04 16:28:35 +0000464
465/*-----------------------------------------------------------------------
466 * IDE/ATA stuff
467 *-----------------------------------------------------------------------
468 */
469#define CONFIG_MAC_PARTITION 1
470#define CONFIG_DOS_PARTITION 1
471#define CONFIG_ISO_PARTITION 1
472
473#undef CONFIG_ATAPI
Jon Loeliger77a31852007-07-10 10:39:10 -0500474#if 0 /* does not make sense when CONFIG_CMD_IDE is not enabled, too */
wdenk180d3f72004-01-04 16:28:35 +0000475#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
Wolfgang Denk966083e2006-07-21 15:24:56 +0200476#endif
wdenk180d3f72004-01-04 16:28:35 +0000477#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
478#undef CONFIG_IDE_LED /* LED for ide not supported */
479#undef CONFIG_IDE_RESET /* reset for ide not supported */
480
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200481#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 2 IDE busses */
482#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
wdenk180d3f72004-01-04 16:28:35 +0000483
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200484#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
485#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk180d3f72004-01-04 16:28:35 +0000486
487/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200488#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk180d3f72004-01-04 16:28:35 +0000489/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200490#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk180d3f72004-01-04 16:28:35 +0000491/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200492#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000
wdenk180d3f72004-01-04 16:28:35 +0000493
494#define CONFIG_DISK_SPINUP_TIME 1000000
Wolfgang Denk8ff02082006-03-12 01:55:43 +0100495/* #undef CONFIG_DISK_SPINUP_TIME */ /* usin Compact Flash */