blob: 23b0ba7003b05f03455f2d2cea46601191135639 [file] [log] [blame]
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -04001/*
2 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
3 *
Hugo Villeneuve2b1fa9d2008-07-08 11:02:05 -04004 * Copyright (C) 2008 Lyrtech <www.lyrtech.com>
5 * Copyright (C) 2008 Philip Balister, OpenSDR <philip@opensdr.com>
6 *
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -04007 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#ifndef __CONFIG_H
24#define __CONFIG_H
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040025
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040026/* Board */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040027#define SFFSDR
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020028#define CONFIG_SYS_NAND_LARGEPAGE
29#define CONFIG_SYS_USE_NAND
David Brownell7a4f5112009-05-15 23:47:12 +020030#define CONFIG_SYS_USE_DSPLINK /* don't power up the DSP. */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040031/* SoC Configuration */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040032#define CONFIG_ARM926EJS /* arm926ejs CPU core */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020033#define CONFIG_SYS_TIMERBASE 0x01c21400 /* use timer 0 */
34#define CONFIG_SYS_HZ_CLOCK 27000000 /* Timer Input clock freq */
35#define CONFIG_SYS_HZ 1000
David Brownellf7904362009-05-15 23:44:08 +020036#define CONFIG_SOC_DM644X
Hugo Villeneuve2b1fa9d2008-07-08 11:02:05 -040037/* EEPROM definitions for Atmel 24LC64 EEPROM chip */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020038#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
39#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
40#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
41#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040042/* Memory Info */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043#define CONFIG_SYS_MALLOC_LEN (0x10000 + 256*1024) /* malloc() len */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_MEMTEST_START 0x80000000 /* memtest start address */
45#define CONFIG_SYS_MEMTEST_END 0x81000000 /* 16MB RAM test */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040046#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
47#define CONFIG_STACKSIZE (256*1024) /* regular stack */
48#define PHYS_SDRAM_1 0x80000000 /* DDR Start */
49#define PHYS_SDRAM_1_SIZE 0x08000000 /* DDR size 128MB */
50#define DDR_4BANKS /* 4-bank DDR2 (128MB) */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040051/* Serial Driver info */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052#define CONFIG_SYS_NS16550
53#define CONFIG_SYS_NS16550_SERIAL
David Brownell7ee38c02009-04-12 15:38:06 -070054#define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size, byteorder */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_NS16550_COM1 0x01c20000 /* Base address of UART0 */
David Brownell7239c5da2009-04-12 15:40:16 -070056#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_HZ_CLOCK /* Input clock to NS16550 */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040057#define CONFIG_CONS_INDEX 1 /* use UART0 for console */
58#define CONFIG_BAUDRATE 115200 /* Default baud rate */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040059/* I2C Configuration */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040060#define CONFIG_HARD_I2C
61#define CONFIG_DRIVER_DAVINCI_I2C
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062#define CONFIG_SYS_I2C_SPEED 80000 /* 100Kbps won't work, silicon bug */
63#define CONFIG_SYS_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040064/* Network & Ethernet Configuration */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040065#define CONFIG_DRIVER_TI_EMAC
66#define CONFIG_MII
67#define CONFIG_BOOTP_DEFAULT
68#define CONFIG_BOOTP_DNS
69#define CONFIG_BOOTP_DNS2
70#define CONFIG_BOOTP_SEND_HOSTNAME
71#define CONFIG_NET_RETRY_COUNT 10
72#define CONFIG_OVERWRITE_ETHADDR_ONCE
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040073/* Flash & Environment */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020074#undef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#define CONFIG_SYS_NO_FLASH
Jean-Christophe PLAGNIOL-VILLARDee4f3e22009-03-30 18:58:39 +020076#define CONFIG_NAND_DAVINCI
Nick Thompson97f4eb82009-12-12 12:12:26 -050077#define CONFIG_SYS_NAND_CS 2
Jean-Christophe PLAGNIOL-VILLARD51bfee12008-09-10 22:47:58 +020078#define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020079#define CONFIG_ENV_SECT_SIZE 2048 /* Env sector Size */
Sandeep Paulraja16df2c2009-09-08 17:09:52 -040080#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040081#define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is loaded by a bootloader */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_NAND_BASE 0x02000000
83#define CONFIG_SYS_NAND_HW_ECC
84#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020085#define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
Hugo Villeneuve2b1fa9d2008-07-08 11:02:05 -040086/* I2C switch definitions for PCA9543 chip */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_I2C_PCA9543_ADDR 0x70
88#define CONFIG_SYS_I2C_PCA9543_ADDR_LEN 0 /* Single register. */
89#define CONFIG_SYS_I2C_PCA9543_ENABLE_CH0 0x01 /* Enable channel 0. */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040090/* U-Boot general configuration */
Hugo Villeneuve2b1fa9d2008-07-08 11:02:05 -040091#undef CONFIG_USE_IRQ /* No IRQ/FIQ in U-Boot */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040092#define CONFIG_MISC_INIT_R
Hugo Villeneuve2b1fa9d2008-07-08 11:02:05 -040093#define CONFIG_BOOTDELAY 5 /* Autoboot after 5 seconds. */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -040094#define CONFIG_BOOTFILE "uImage" /* Boot file name */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_PROMPT "U-Boot > " /* Monitor Command Prompt */
96#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
97#define CONFIG_SYS_PBSIZE \
98 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print buffer size */
99#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
100#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
101#define CONFIG_SYS_LOAD_ADDR 0x80700000 /* Default Linux kernel
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -0400102 * load address. */
103#define CONFIG_VERSION_VARIABLE
104#define CONFIG_AUTO_COMPLETE /* Won't work with hush so far,
105 * may be later */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_HUSH_PARSER
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -0400107#define CONFIG_CMDLINE_EDITING
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_LONGHELP
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -0400109#define CONFIG_CRC32_VERIFY
110#define CONFIG_MX_CYCLIC
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -0400111/* Linux Information */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -0400112#define LINUX_BOOT_PARAM_ADDR 0x80000100
113#define CONFIG_CMDLINE_TAG
114#define CONFIG_SETUP_MEMORY_TAGS
Hugo Villeneuve2b1fa9d2008-07-08 11:02:05 -0400115#define CONFIG_BOOTARGS \
116 "mem=56M " \
117 "console=ttyS0,115200n8 " \
118 "root=/dev/nfs rw noinitrd ip=dhcp " \
119 "nfsroot=${serverip}:/nfsroot/sffsdr " \
120 "eth0=${ethaddr}"
121#define CONFIG_BOOTCOMMAND \
122 "nand read 87A00000 100000 300000;" \
123 "bootelf 87A00000"
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -0400124/* U-Boot commands */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -0400125#include <config_cmd_default.h>
126#define CONFIG_CMD_ASKENV
127#define CONFIG_CMD_DHCP
128#define CONFIG_CMD_DIAG
129#define CONFIG_CMD_I2C
130#define CONFIG_CMD_MII
131#define CONFIG_CMD_PING
132#define CONFIG_CMD_SAVES
133#define CONFIG_CMD_NAND
134#define CONFIG_CMD_EEPROM
Hugo Villeneuvec15947d2008-07-10 10:46:33 -0400135#define CONFIG_CMD_ELF /* Needed to load Integrity kernel. */
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -0400136#undef CONFIG_CMD_BDI
137#undef CONFIG_CMD_FPGA
138#undef CONFIG_CMD_SETGETDCR
139#undef CONFIG_CMD_FLASH
140#undef CONFIG_CMD_IMLS
Sandeep Paulrajebc3c6c2010-12-11 20:38:12 -0500141
Hadli, Manjunath8f5d4682012-02-06 00:30:44 +0000142#ifdef CONFIG_CMD_BDI
143#define CONFIG_CLOCKS
144#endif
145
Sandeep Paulrajebc3c6c2010-12-11 20:38:12 -0500146#define CONFIG_MAX_RAM_BANK_SIZE (256 << 20) /* 256 MB */
147
148#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
149#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
150#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + \
151 CONFIG_SYS_INIT_RAM_SIZE - \
152 GENERATED_GBL_DATA_SIZE)
153
Hugo Villeneuvec7f879e2008-05-21 13:58:41 -0400154#endif /* __CONFIG_H */