blob: 76e911a9820d941a21e825ea134061879aa99727 [file] [log] [blame]
Wolfgang Denk0c32d962006-06-16 17:32:31 +02001/*
2 * (C) Copyright 2005
3 * Thomas.Lange@corelatus.se
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Wolfgang Denkb87dfd22006-07-19 13:50:38 +020015 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Wolfgang Denk0c32d962006-06-16 17:32:31 +020016 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * This file contains the configuration parameters for the gth2 board.
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31#define CONFIG_MIPS32 1 /* MIPS32 CPU core */
32#define CONFIG_GTH2 1
Shinya Kuribayashi8bde63e2008-06-07 20:51:56 +090033#define CONFIG_SOC_AU1X00 1 /* alchemy series cpu */
Wolfgang Denk0c32d962006-06-16 17:32:31 +020034
Shinya Kuribayashi8bde63e2008-06-07 20:51:56 +090035#define CONFIG_SOC_AU1000 1
Wolfgang Denk0c32d962006-06-16 17:32:31 +020036
Wolfgang Denkb87dfd22006-07-19 13:50:38 +020037#define CONFIG_MISC_INIT_R 1
Wolfgang Denk0c32d962006-06-16 17:32:31 +020038
39#define CONFIG_ETHADDR DE:AD:BE:EF:01:02 /* Ethernet address */
40
41#define CONFIG_BOOTDELAY 1 /* autoboot after 1 seconds */
42
43#define CONFIG_ENV_OVERWRITE 1 /* Allow change of ethernet address */
44
45#define CONFIG_BOOT_RETRY_TIME 5 /* Retry boot in 5 secs */
46
47#define CONFIG_RESET_TO_RETRY 1 /* If timeout waiting for command, perform a reset */
48
49#define CONFIG_BAUDRATE 115200
50
51/* valid baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
Wolfgang Denk0c32d962006-06-16 17:32:31 +020053
54/* Only interrupt boot if space is pressed */
55/* If a long serial cable is connected but */
56/* other end is dead, garbage will be read */
Stefan Roesef2302d42008-08-06 14:05:38 +020057#define CONFIG_AUTOBOOT_KEYED 1
58#define CONFIG_AUTOBOOT_PROMPT \
59 "Press space to abort autoboot in %d second\n", bootdelay
Wolfgang Denk0c32d962006-06-16 17:32:31 +020060#define CONFIG_AUTOBOOT_DELAY_STR "d"
61#define CONFIG_AUTOBOOT_STOP_STR " "
62
Wolfgang Denkb87dfd22006-07-19 13:50:38 +020063#define CONFIG_TIMESTAMP /* Print image info with timestamp */
64#define CONFIG_BOOTARGS "panic=1"
Wolfgang Denk0c32d962006-06-16 17:32:31 +020065
Wolfgang Denkb87dfd22006-07-19 13:50:38 +020066#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denk0c32d962006-06-16 17:32:31 +020067 "addmisc=setenv bootargs $(bootargs) " \
Wolfgang Denkb87dfd22006-07-19 13:50:38 +020068 "ethaddr=$(ethaddr) \0" \
69 "netboot=bootp;run addmisc;bootm\0" \
70 ""
Wolfgang Denk0c32d962006-06-16 17:32:31 +020071
72/* Boot from Compact flash partition 2 as default */
73#define CONFIG_BOOTCOMMAND "ide reset;disk 0x81000000 0:2;run addmisc;bootm"
74
Wolfgang Denk0c32d962006-06-16 17:32:31 +020075
Jon Loeliger72eb0ef2007-07-04 22:32:19 -050076/*
Jon Loeliger7f5c0152007-07-10 09:38:02 -050077 * BOOTP options
78 */
79#define CONFIG_BOOTP_BOOTFILESIZE
80#define CONFIG_BOOTP_BOOTPATH
81#define CONFIG_BOOTP_GATEWAY
82#define CONFIG_BOOTP_HOSTNAME
83
84
85/*
Jon Loeliger72eb0ef2007-07-04 22:32:19 -050086 * Command line configuration.
87 */
88#include <config_cmd_default.h>
89
90#define CONFIG_CMD_IDE
91#define CONFIG_CMD_DHCP
92
Wolfgang Denk74de7ae2009-04-01 23:34:12 +020093#undef CONFIG_CMD_BDI
94#undef CONFIG_CMD_BEDBUG
95#undef CONFIG_CMD_ELF
Jon Loeliger72eb0ef2007-07-04 22:32:19 -050096#undef CONFIG_CMD_FAT
97#undef CONFIG_CMD_FLASH
98#undef CONFIG_CMD_FPGA
Jon Loeliger72eb0ef2007-07-04 22:32:19 -050099#undef CONFIG_CMD_LOADB
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200100#undef CONFIG_CMD_LOADS
101#undef CONFIG_CMD_MII
Jon Loeliger72eb0ef2007-07-04 22:32:19 -0500102#undef CONFIG_CMD_NFS
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200103#undef CONFIG_CMD_SAVEENV
104#undef CONFIG_CMD_SOURCE
Jon Loeliger72eb0ef2007-07-04 22:32:19 -0500105
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200106
107/*
108 * Miscellaneous configurable options
109 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_LONGHELP /* undef to save memory */
111#define CONFIG_SYS_PROMPT "GTH2 # " /* Monitor Command Prompt */
112#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
113#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
114#define CONFIG_SYS_MAXARGS 16 /* max number of command args*/
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_MALLOC_LEN 128*1024
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200117
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_BOOTPARAMS_LEN 128*1024
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_MHZ 500
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200121
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_MIPS_TIMER_FREQ (CONFIG_SYS_MHZ * 1000000)
Shinya Kuribayashia55d4812008-06-05 22:29:00 +0900123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_HZ 1000
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200125
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_SDRAM_BASE 0x80000000 /* Cached addr */
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_LOAD_ADDR 0x81000000 /* default load address */
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200129
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_MEMTEST_START 0x80100000
131#define CONFIG_SYS_MEMTEST_END 0x83000000
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200132
Wolfgang Denkb87dfd22006-07-19 13:50:38 +0200133#define CONFIG_HW_WATCHDOG 1
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200134
135/*-----------------------------------------------------------------------
136 * FLASH and environment organization
137 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
139#define CONFIG_SYS_MAX_FLASH_SECT (128) /* max number of sectors on one chip */
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200140
141#define PHYS_FLASH 0xbfc00000 /* Flash Bank #1 */
142
143/* The following #defines are needed to get flash environment right */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200144#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_MONITOR_LEN (192 << 10)
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200146
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_INIT_SP_OFFSET 0x400000
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200148
149/* We boot from this flash, selected with dip switch */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_FLASH_BASE PHYS_FLASH
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200151
152/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Erase */
154#define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Write */
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200155
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200156#define CONFIG_ENV_IS_NOWHERE 1
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200157
158/* Address and size of Primary Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200159#define CONFIG_ENV_ADDR 0xB0030000
160#define CONFIG_ENV_SIZE 0x10000
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200161
162#define CONFIG_FLASH_16BIT
163
164#define CONFIG_NR_DRAM_BANKS 2
165
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200166
167#define CONFIG_MEMSIZE_IN_BYTES
168
169/*---ATA PCMCIA ------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200171
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_PCMCIA_MEM_ADDR 0x20000000
173#define CONFIG_SYS_PCMCIA_IO_BASE 0x28000000
174#define CONFIG_SYS_PCMCIA_ATTR_BASE 0x30000000
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200175
176#define CONFIG_PCMCIA_SLOT_A
177
178#define CONFIG_ATAPI 1
179#define CONFIG_MAC_PARTITION 1
180
181/* We run CF in "true ide" mode or a harddrive via pcmcia */
182#define CONFIG_IDE_PCMCIA 1
183
184/* We only support one slot for now */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
186#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200187
Wolfgang Denkb87dfd22006-07-19 13:50:38 +0200188#undef CONFIG_IDE_LED /* LED for ide not supported */
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200189#undef CONFIG_IDE_RESET /* reset for ide not supported */
190
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_ATA_IDE0_OFFSET 0
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200192
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_IO_BASE
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200194
195/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_ATA_DATA_OFFSET 0
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200197
Wolfgang Denkb87dfd22006-07-19 13:50:38 +0200198/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_ATA_REG_OFFSET 0
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200200
Wolfgang Denkb87dfd22006-07-19 13:50:38 +0200201/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_ATA_ALT_OFFSET 0x0200
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200203
204/*-----------------------------------------------------------------------
205 * Cache Configuration
206 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_DCACHE_SIZE 16384
208#define CONFIG_SYS_ICACHE_SIZE 16384
209#define CONFIG_SYS_CACHELINE_SIZE 32
Wolfgang Denk0c32d962006-06-16 17:32:31 +0200210
211#define GPIO_CACONFIG (1<<0)
212#define GPIO_DPACONFIG (1<<6)
213#define GPIO_ERESET (1<<11)
214#define GPIO_EEDQ (1<<17)
215#define GPIO_WDI (1<<18)
216#define GPIO_RJ1LY (1<<22)
217#define GPIO_RJ1LG (1<<23)
218#define GPIO_LEDCLK (1<<29)
219#define GPIO_LEDD (1<<30)
220#define GPIO_CPU_LED (1<<31)
221
222#endif /* __CONFIG_H */