blob: 181a868981f8906b6b739185a649b183f180c230 [file] [log] [blame]
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +05301/*
2 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * Based on davinci_dvevm.h. Original Copyrights follow:
5 *
6 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +05309 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * Board
16 */
Ben Gardiner3d248d32010-10-14 17:26:29 -040017#define CONFIG_DRIVER_TI_EMAC
Lad, Prabhakar63777662012-06-24 21:35:23 +000018/* check if direct NOR boot config is used */
19#ifndef CONFIG_DIRECT_NOR_BOOT
Stefano Babicd73a8a12010-11-11 15:38:02 +010020#define CONFIG_USE_SPIFLASH
Lad, Prabhakar63777662012-06-24 21:35:23 +000021#endif
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053022
23/*
Adam Forda4670f82017-09-17 20:43:46 -050024* Disable DM_* for SPL build and can be re-enabled after adding
25* DM support in SPL
26*/
27#ifdef CONFIG_SPL_BUILD
28#undef CONFIG_DM_SPI
29#undef CONFIG_DM_SPI_FLASH
30#undef CONFIG_DM_I2C
31#undef CONFIG_DM_I2C_COMPAT
32#endif
33/*
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053034 * SoC Configuration
35 */
36#define CONFIG_MACH_DAVINCI_DA850_EVM
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053037#define CONFIG_SOC_DA8XX /* TI DA8xx SoC */
Christian Riesch52b0f872011-11-28 23:46:18 +000038#define CONFIG_SOC_DA850 /* TI DA850 SoC */
Christian Rieschb67d8812012-02-02 00:44:39 +000039#define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053040#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
41#define CONFIG_SYS_OSCIN_FREQ 24000000
42#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
43#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053044
Lad, Prabhakar63777662012-06-24 21:35:23 +000045#ifdef CONFIG_DIRECT_NOR_BOOT
46#define CONFIG_ARCH_CPU_INIT
47#define CONFIG_DA8XX_GPIO
48#define CONFIG_SYS_TEXT_BASE 0x60000000
49#define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
50#define CONFIG_DA850_LOWLEVEL
51#else
52#define CONFIG_SYS_TEXT_BASE 0xc1080000
53#endif
54
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053055/*
56 * Memory Info
57 */
58#define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053059#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
60#define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
Ben Gardiner97003752010-08-23 09:08:15 -040061#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053062
63/* memtest start addr */
64#define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
65
66/* memtest will be run on 16MB */
67#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
68
69#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053070
Christian Riesch3d2c8e62011-12-09 09:47:37 +000071#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
72 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
73 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
74 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
75 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
76 DAVINCI_SYSCFG_SUSPSRC_I2C)
77
78/*
79 * PLL configuration
80 */
81#define CONFIG_SYS_DV_CLKMODE 0
82#define CONFIG_SYS_DA850_PLL0_POSTDIV 1
83#define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000
84#define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001
85#define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002
86#define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003
87#define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002
88#define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1
89#define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005
90
91#define CONFIG_SYS_DA850_PLL1_POSTDIV 1
92#define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000
93#define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001
94#define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002
95
96#define CONFIG_SYS_DA850_PLL0_PLLM 24
97#define CONFIG_SYS_DA850_PLL1_PLLM 21
98
99/*
100 * DDR2 memory configuration
101 */
102#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
103 DV_DDR_PHY_EXT_STRBEN | \
104 (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
105
106#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
107 (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
108 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
109 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
110 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
111 (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
112 (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
113 (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
114
115/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
116#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
117
118#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
119 (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \
120 (2 << DV_DDR_SDTMR1_RP_SHIFT) | \
121 (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \
122 (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
123 (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
124 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
125 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
126 (0 << DV_DDR_SDTMR1_WTR_SHIFT))
127
128#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
129 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
130 (0 << DV_DDR_SDTMR2_XP_SHIFT) | \
131 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
132 (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
133 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
134 (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
135 (0 << DV_DDR_SDTMR2_CKE_SHIFT))
136
137#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494
138#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
139
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530140/*
141 * Serial Driver info
142 */
Adam Forda4670f82017-09-17 20:43:46 -0500143
144#if defined(CONFIG_SPL_BUILD) || defined(CONFIG_DIRECT_NOR_BOOT)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530145#define CONFIG_SYS_NS16550_SERIAL
146#define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
147#define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
Adam Forda4670f82017-09-17 20:43:46 -0500148#endif
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530149#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
150#define CONFIG_CONS_INDEX 1 /* use UART0 for console */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530151
Stefano Babicd73a8a12010-11-11 15:38:02 +0100152#define CONFIG_SPI
Stefano Babicd73a8a12010-11-11 15:38:02 +0100153#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
Adam Forda4670f82017-09-17 20:43:46 -0500154#ifdef CONFIG_SPL_BUILD
155#define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
Stefano Babicd73a8a12010-11-11 15:38:02 +0100156#define CONFIG_SF_DEFAULT_SPEED 30000000
157#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
Adam Forda4670f82017-09-17 20:43:46 -0500158#endif
Stefano Babicd73a8a12010-11-11 15:38:02 +0100159
Lad, Prabhakar42612102012-06-24 21:35:19 +0000160#ifdef CONFIG_USE_SPIFLASH
Lad, Prabhakar42612102012-06-24 21:35:19 +0000161#define CONFIG_SPL_SPI_LOAD
Lad, Prabhakar42612102012-06-24 21:35:19 +0000162#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
Peter Howard2a10f8b2014-12-17 12:14:36 +1100163#define CONFIG_SYS_SPI_U_BOOT_SIZE 0x40000
Lad, Prabhakar42612102012-06-24 21:35:19 +0000164#endif
165
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530166/*
167 * I2C Configuration
168 */
Adam Fordc7742072017-09-17 20:43:48 -0500169#ifndef CONFIG_SPL_BUILD
Vitaly Andrianove8459dc2014-04-04 13:16:52 -0400170#define CONFIG_SYS_I2C_DAVINCI
Sudhakar Rajashekharad2607402010-11-18 09:59:37 -0500171#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
Adam Fordc7742072017-09-17 20:43:48 -0500172#endif
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530173
174/*
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400175 * Flash & Environment
176 */
177#ifdef CONFIG_USE_NAND
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400178#define CONFIG_NAND_DAVINCI
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400179#define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
180#define CONFIG_ENV_SIZE (128 << 10)
181#define CONFIG_SYS_NAND_USE_FLASH_BBT
182#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
183#define CONFIG_SYS_NAND_PAGE_2K
184#define CONFIG_SYS_NAND_CS 3
185#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
Eric Benard34fa0702013-04-22 05:55:00 +0000186#define CONFIG_SYS_NAND_MASK_CLE 0x10
187#define CONFIG_SYS_NAND_MASK_ALE 0x8
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400188#undef CONFIG_SYS_NAND_HW_ECC
189#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Lad, Prabhakar122f9c92012-06-24 21:35:22 +0000190#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
191#define CONFIG_SYS_NAND_5_ADDR_CYCLE
192#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
193#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
194#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x28000
195#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000
196#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
197#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
198#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
199 CONFIG_SYS_NAND_U_BOOT_SIZE - \
200 CONFIG_SYS_MALLOC_LEN - \
201 GENERATED_GBL_DATA_SIZE)
202#define CONFIG_SYS_NAND_ECCPOS { \
203 24, 25, 26, 27, 28, \
204 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
205 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
206 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
207 59, 60, 61, 62, 63 }
208#define CONFIG_SYS_NAND_PAGE_COUNT 64
209#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
210#define CONFIG_SYS_NAND_ECCSIZE 512
211#define CONFIG_SYS_NAND_ECCBYTES 10
212#define CONFIG_SYS_NAND_OOBSIZE 64
Scott Wood6f2f01b2012-09-20 19:09:07 -0500213#define CONFIG_SPL_NAND_BASE
214#define CONFIG_SPL_NAND_DRIVERS
215#define CONFIG_SPL_NAND_ECC
Lad, Prabhakar122f9c92012-06-24 21:35:22 +0000216#define CONFIG_SPL_NAND_LOAD
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400217#endif
218
219/*
Ben Gardiner3d248d32010-10-14 17:26:29 -0400220 * Network & Ethernet Configuration
221 */
222#ifdef CONFIG_DRIVER_TI_EMAC
Ben Gardiner3d248d32010-10-14 17:26:29 -0400223#define CONFIG_MII
Ben Gardiner3d248d32010-10-14 17:26:29 -0400224#define CONFIG_BOOTP_DNS
225#define CONFIG_BOOTP_DNS2
226#define CONFIG_BOOTP_SEND_HOSTNAME
227#define CONFIG_NET_RETRY_COUNT 10
Ben Gardiner3d248d32010-10-14 17:26:29 -0400228#endif
229
Nagabhushana Netagunte1506b0a2011-09-03 22:18:32 -0400230#ifdef CONFIG_USE_NOR
Nagabhushana Netagunte1506b0a2011-09-03 22:18:32 -0400231#define CONFIG_FLASH_CFI_DRIVER
232#define CONFIG_SYS_FLASH_CFI
233#define CONFIG_SYS_FLASH_PROTECTION
234#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
235#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
236#define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
237#define CONFIG_ENV_SIZE (10 << 10) /* 10KB */
238#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
239#define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
240#define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
241 + 3)
242#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
243#endif
244
Stefano Babicd73a8a12010-11-11 15:38:02 +0100245#ifdef CONFIG_USE_SPIFLASH
Stefano Babicd73a8a12010-11-11 15:38:02 +0100246#define CONFIG_ENV_SIZE (64 << 10)
Peter Howard2a10f8b2014-12-17 12:14:36 +1100247#define CONFIG_ENV_OFFSET (512 << 10)
Stefano Babicd73a8a12010-11-11 15:38:02 +0100248#define CONFIG_ENV_SECT_SIZE (64 << 10)
Adam Fordf4fad712017-09-17 20:43:47 -0500249#ifdef CONFIG_SPL_BUILD
250#undef CONFIG_SPI_FLASH_MTD
251#endif
252#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
253#define CONFIG_MTD_PARTITIONS /* required for UBI partition support */
Stefano Babicd73a8a12010-11-11 15:38:02 +0100254#endif
255
Ben Gardiner3d248d32010-10-14 17:26:29 -0400256/*
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530257 * U-Boot general configuration
258 */
Nagabhushana Netaguntecf2c24e2011-09-03 22:19:28 -0400259#define CONFIG_MISC_INIT_R
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530260#define CONFIG_BOOTFILE "uImage" /* Boot file name */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530261#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530262#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
263#define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530264#define CONFIG_AUTO_COMPLETE
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530265#define CONFIG_CMDLINE_EDITING
266#define CONFIG_SYS_LONGHELP
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530267#define CONFIG_MX_CYCLIC
268
269/*
270 * Linux Information
271 */
Ben Gardiner59e0d612010-10-14 17:26:32 -0400272#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
Nagabhushana Netaguntecf2c24e2011-09-03 22:19:28 -0400273#define CONFIG_HWCONFIG /* enable hwconfig */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530274#define CONFIG_CMDLINE_TAG
Sekhar Nori4f6fc152010-11-19 11:39:48 -0500275#define CONFIG_REVISION_TAG
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530276#define CONFIG_SETUP_MEMORY_TAGS
Adam Forda4670f82017-09-17 20:43:46 -0500277
278#define CONFIG_BOOTCOMMAND \
279 "run envboot; " \
280 "run mmcboot; "
281
282#define DEFAULT_LINUX_BOOT_ENV \
283 "loadaddr=0xc0700000\0" \
284 "fdtaddr=0xc0600000\0" \
285 "scriptaddr=0xc0600000\0"
286
287#include <environment/ti/mmc.h>
288
289#define CONFIG_EXTRA_ENV_SETTINGS \
290 DEFAULT_LINUX_BOOT_ENV \
291 DEFAULT_MMC_TI_ARGS \
292 "bootpart=0:2\0" \
293 "bootdir=/boot\0" \
294 "bootfile=zImage\0" \
295 "fdtfile=da850-evm.dtb\0" \
296 "boot_fdt=yes\0" \
297 "boot_fit=0\0" \
298 "console=ttyS2,115200n8\0" \
299 "hwconfig=dsp:wake=yes"
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530300
Hadli, Manjunath8f5d4682012-02-06 00:30:44 +0000301#ifdef CONFIG_CMD_BDI
302#define CONFIG_CLOCKS
303#endif
304
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400305#ifdef CONFIG_USE_NAND
Ben Gardiner771d0282010-10-14 17:26:27 -0400306#define CONFIG_MTD_DEVICE
307#define CONFIG_MTD_PARTITIONS
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400308#endif
309
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530310#if !defined(CONFIG_USE_NAND) && \
311 !defined(CONFIG_USE_NOR) && \
312 !defined(CONFIG_USE_SPIFLASH)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530313#define CONFIG_ENV_SIZE (16 << 10)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530314#endif
315
Lad, Prabhakar63777662012-06-24 21:35:23 +0000316#ifndef CONFIG_DIRECT_NOR_BOOT
Christian Riesch3d2c8e62011-12-09 09:47:37 +0000317/* defines for SPL */
Tom Rini3f7f2412012-08-14 12:27:13 -0700318#define CONFIG_SPL_FRAMEWORK
Tom Rini3f7f2412012-08-14 12:27:13 -0700319#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
320 CONFIG_SYS_MALLOC_LEN)
321#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Tom Rini3f7f2412012-08-14 12:27:13 -0700322#define CONFIG_SPL_SPI_LOAD
Christian Riesch3d2c8e62011-12-09 09:47:37 +0000323#define CONFIG_SPL_STACK 0x8001ff00
324#define CONFIG_SPL_TEXT_BASE 0x80000000
Albert ARIBAUDb7b5f1a2013-04-12 05:14:32 +0000325#define CONFIG_SPL_MAX_FOOTPRINT 32768
Christian Riesch532d5312014-05-07 10:16:28 +0200326#define CONFIG_SPL_PAD_TO 32768
Lad, Prabhakar63777662012-06-24 21:35:23 +0000327#endif
Lad, Prabhakar0d986e62012-06-24 21:35:20 +0000328
329/* Load U-Boot Image From MMC */
330#ifdef CONFIG_SPL_MMC_LOAD
Lad, Prabhakar0d986e62012-06-24 21:35:20 +0000331#undef CONFIG_SPL_SPI_LOAD
332#endif
333
Heiko Schocherab86f722010-09-17 13:10:42 +0200334/* additions for new relocation code, must added to all boards */
Heiko Schocherab86f722010-09-17 13:10:42 +0200335#define CONFIG_SYS_SDRAM_BASE 0xc0000000
Lad, Prabhakar63777662012-06-24 21:35:23 +0000336
337#ifdef CONFIG_DIRECT_NOR_BOOT
338#define CONFIG_SYS_INIT_SP_ADDR 0x8001ff00
339#else
Heiko Schocherab86f722010-09-17 13:10:42 +0200340#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200341 GENERATED_GBL_DATA_SIZE)
Lad, Prabhakar63777662012-06-24 21:35:23 +0000342#endif /* CONFIG_DIRECT_NOR_BOOT */
Simon Glass89f5eaa2017-05-17 08:23:09 -0600343
344#include <asm/arch/hardware.h>
345
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530346#endif /* __CONFIG_H */