blob: daa44b315bcb80012dbbd4e1c936c338453ae53c [file] [log] [blame]
TsiChungLiewa1436a82007-08-16 13:20:50 -05001/*
2 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
3 * Hayden Fraser (Hayden.Fraser@freescale.com)
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiewa1436a82007-08-16 13:20:50 -05006 */
7
8#ifndef _M5253EVBE_H
9#define _M5253EVBE_H
10
TsiChungLiewa1436a82007-08-16 13:20:50 -050011#define CONFIG_MCFTMR
12
13#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020014#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewa1436a82007-08-16 13:20:50 -050015
16#undef CONFIG_WATCHDOG /* disable watchdog */
17
TsiChungLiewa1436a82007-08-16 13:20:50 -050018
19/* Configuration for environment
20 * Environment is embedded in u-boot in the second sector of the flash
21 */
22#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020023#define CONFIG_ENV_OFFSET 0x4000
24#define CONFIG_ENV_SECT_SIZE 0x2000
TsiChungLiewa1436a82007-08-16 13:20:50 -050025#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020026#define CONFIG_ENV_ADDR 0xffe04000
27#define CONFIG_ENV_SECT_SIZE 0x2000
TsiChungLiewa1436a82007-08-16 13:20:50 -050028#endif
29
angelo@sysam.it5296cb12015-03-29 22:54:16 +020030#define LDS_BOARD_TEXT \
31 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass0649cd02017-08-03 12:21:49 -060032 env/embedded.o(.text)
angelo@sysam.it5296cb12015-03-29 22:54:16 +020033
TsiChungLiewa1436a82007-08-16 13:20:50 -050034/*
35 * BOOTP options
36 */
37#undef CONFIG_BOOTP_BOOTFILESIZE
TsiChungLiewa1436a82007-08-16 13:20:50 -050038
39/*
40 * Command line configuration.
41 */
TsiChungLiewa1436a82007-08-16 13:20:50 -050042
43/* ATA */
TsiChungLiewa1436a82007-08-16 13:20:50 -050044#define CONFIG_IDE_RESET 1
45#define CONFIG_IDE_PREINIT 1
46#define CONFIG_ATAPI
47#undef CONFIG_LBA48
48
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049#define CONFIG_SYS_IDE_MAXBUS 1
50#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiewa1436a82007-08-16 13:20:50 -050051
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052#define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
53#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiewa1436a82007-08-16 13:20:50 -050054
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
56#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
57#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
58#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiewa1436a82007-08-16 13:20:50 -050059
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_LOAD_ADDR 0x00100000
TsiChungLiewa1436a82007-08-16 13:20:50 -050061
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062#define CONFIG_SYS_MEMTEST_START 0x400
63#define CONFIG_SYS_MEMTEST_END 0x380000
TsiChungLiewa1436a82007-08-16 13:20:50 -050064
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
66#define CONFIG_SYS_FAST_CLK
67#ifdef CONFIG_SYS_FAST_CLK
68# define CONFIG_SYS_PLLCR 0x1243E054
69# define CONFIG_SYS_CLK 140000000
TsiChungLiewa1436a82007-08-16 13:20:50 -050070#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071# define CONFIG_SYS_PLLCR 0x135a4140
72# define CONFIG_SYS_CLK 70000000
TsiChungLiewa1436a82007-08-16 13:20:50 -050073#endif
74
75/*
76 * Low Level Configuration Settings
77 * (address mappings, register initial values, etc.)
78 * You should know what you are doing if you make changes here.
79 */
80
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
82#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChungLiewa1436a82007-08-16 13:20:50 -050083
84/*
85 * Definitions for initial stack pointer and data area (in DPRAM)
86 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020088#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020089#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiewa1436a82007-08-16 13:20:50 -050091
92/*
93 * Start addresses for the final memory configuration
94 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewa1436a82007-08-16 13:20:50 -050096 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_SDRAM_BASE 0x00000000
98#define CONFIG_SYS_SDRAM_SIZE 8 /* SDRAM size in MB */
TsiChungLiewa1436a82007-08-16 13:20:50 -050099
100#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChungLiewa1436a82007-08-16 13:20:50 -0500102#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiewa1436a82007-08-16 13:20:50 -0500104#endif
105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_MONITOR_LEN 0x40000
107#define CONFIG_SYS_MALLOC_LEN (256 << 10)
108#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChungLiewa1436a82007-08-16 13:20:50 -0500109
110/*
111 * For booting Linux, the board info and command line data
112 * have to be in the first 8 MB of memory, since this is
113 * the maximum mapped by the Linux kernel during initialization ??
114 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000116#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiewa1436a82007-08-16 13:20:50 -0500117
118/* FLASH organization */
TsiChung Liew012522f2008-10-21 10:03:07 +0000119#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
121#define CONFIG_SYS_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
122#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChungLiewa1436a82007-08-16 13:20:50 -0500123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200125#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_FLASH_SIZE 0x200000
127#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChungLiewa1436a82007-08-16 13:20:50 -0500128
129/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiewa1436a82007-08-16 13:20:50 -0500131
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600132#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200133 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600134#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200135 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600136#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
137#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
138 CF_ADDRMASK(2) | \
139 CF_ACR_EN | CF_ACR_SM_ALL)
140#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
141 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
142 CF_ACR_EN | CF_ACR_SM_ALL)
143#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
144 CF_CACR_DBWE)
145
TsiChungLiewa1436a82007-08-16 13:20:50 -0500146/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_FECI2C 0xF0
TsiChungLiewa1436a82007-08-16 13:20:50 -0500148
TsiChung Liew012522f2008-10-21 10:03:07 +0000149#define CONFIG_SYS_CS0_BASE 0xFFE00000
150#define CONFIG_SYS_CS0_MASK 0x001F0021
151#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChungLiewa1436a82007-08-16 13:20:50 -0500152
153/*-----------------------------------------------------------------------
154 * Port configuration
155 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
157#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
158#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
159#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
160#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
161#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
162#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChungLiewa1436a82007-08-16 13:20:50 -0500163
164#endif /* _M5253EVB_H */