blob: e66bbc422131f81303127f2eae7c2919827a4b1d [file] [log] [blame]
wdenkf12e5682003-07-07 20:07:54 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2000-2005
wdenkf12e5682003-07-07 20:07:54 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC855 1 /* This is a MPC855 CPU */
37#define CONFIG_TQM855M 1 /* ...on a TQM8xxM module */
38
39#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
40#undef CONFIG_8xx_CONS_SMC2
41#undef CONFIG_8xx_CONS_NONE
42
43#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
44
wdenkae3af052003-08-07 22:18:11 +000045#define CONFIG_BOOTCOUNT_LIMIT
wdenkf12e5682003-07-07 20:07:54 +000046
wdenkae3af052003-08-07 22:18:11 +000047#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenkf12e5682003-07-07 20:07:54 +000048
49#define CONFIG_BOARD_TYPES 1 /* support board types */
50
51#define CONFIG_PREBOOT "echo;" \
52 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
53 "echo"
54
55#undef CONFIG_BOOTARGS
56
57#define CONFIG_EXTRA_ENV_SETTINGS \
58 "netdev=eth0\0" \
59 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010060 "nfsroot=${serverip}:${rootpath}\0" \
wdenkf12e5682003-07-07 20:07:54 +000061 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010062 "addip=setenv bootargs ${bootargs} " \
63 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
64 ":${hostname}:${netdev}:off panic=1\0" \
wdenkf12e5682003-07-07 20:07:54 +000065 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010066 "bootm ${kernel_addr}\0" \
wdenkf12e5682003-07-07 20:07:54 +000067 "flash_self=run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010068 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
69 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenkf12e5682003-07-07 20:07:54 +000070 "rootpath=/opt/eldk/ppc_8xx\0" \
71 "bootfile=/tftpboot/TQM855M/uImage\0" \
72 "kernel_addr=40080000\0" \
73 "ramdisk_addr=40180000\0" \
74 ""
75#define CONFIG_BOOTCOMMAND "run flash_self"
76
77#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
78#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
79
80#undef CONFIG_WATCHDOG /* watchdog disabled */
81
82#define CONFIG_STATUS_LED 1 /* Status LED enabled */
83
84#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
85
wdenkd4ca31c2004-01-02 14:00:00 +000086/* enable I2C and select the hardware/software driver */
87#undef CONFIG_HARD_I2C /* I2C with hardware support */
88#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
89
90#define CFG_I2C_SPEED 93000 /* 93 kHz is supposed to work */
91#define CFG_I2C_SLAVE 0xFE
92
93#ifdef CONFIG_SOFT_I2C
94/*
95 * Software (bit-bang) I2C driver configuration
96 */
97#define PB_SCL 0x00000020 /* PB 26 */
98#define PB_SDA 0x00000010 /* PB 27 */
99
100#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
101#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
102#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
103#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
104#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
105 else immr->im_cpm.cp_pbdat &= ~PB_SDA
106#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
107 else immr->im_cpm.cp_pbdat &= ~PB_SCL
108#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
109#endif /* CONFIG_SOFT_I2C */
110
111#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C64 */
112#define CFG_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
113#if 0
114#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
115#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x01
116#define CFG_EEPROM_PAGE_WRITE_BITS 5
117#endif
118
wdenkf12e5682003-07-07 20:07:54 +0000119#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
120
121#define CONFIG_MAC_PARTITION
122#define CONFIG_DOS_PARTITION
123
124#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
125
wdenkf12e5682003-07-07 20:07:54 +0000126
Jon Loeliger26946902007-07-04 22:30:50 -0500127/*
128 * Command line configuration.
129 */
130#include <config_cmd_default.h>
131
132#define CONFIG_CMD_ASKENV
133#define CONFIG_CMD_DATE
134#define CONFIG_CMD_DHCP
135#define CONFIG_CMD_EEPROM
136#define CONFIG_CMD_IDE
137#define CONFIG_CMD_NFS
138#define CONFIG_CMD_SNTP
139
wdenkf12e5682003-07-07 20:07:54 +0000140
141/*
142 * Miscellaneous configurable options
143 */
144#define CFG_LONGHELP /* undef to save memory */
145#define CFG_PROMPT "=> " /* Monitor Command Prompt */
146
Wolfgang Denk2751a952006-10-28 02:29:14 +0200147#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
148#define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
wdenkf12e5682003-07-07 20:07:54 +0000149#ifdef CFG_HUSH_PARSER
150#define CFG_PROMPT_HUSH_PS2 "> "
151#endif
152
Jon Loeliger26946902007-07-04 22:30:50 -0500153#if defined(CONFIG_CMD_KGDB)
wdenkf12e5682003-07-07 20:07:54 +0000154#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
155#else
156#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
157#endif
158#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
159#define CFG_MAXARGS 16 /* max number of command args */
160#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
161
162#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
163#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
164
165#define CFG_LOAD_ADDR 0x100000 /* default load address */
166
167#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
168
169#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
170
171/*
172 * Low Level Configuration Settings
173 * (address mappings, register initial values, etc.)
174 * You should know what you are doing if you make changes here.
175 */
176/*-----------------------------------------------------------------------
177 * Internal Memory Mapped Register
178 */
179#define CFG_IMMR 0xFFF00000
180
181/*-----------------------------------------------------------------------
182 * Definitions for initial stack pointer and data area (in DPRAM)
183 */
184#define CFG_INIT_RAM_ADDR CFG_IMMR
185#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
186#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
187#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
188#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
189
190/*-----------------------------------------------------------------------
191 * Start addresses for the final memory configuration
192 * (Set up by the startup code)
193 * Please note that CFG_SDRAM_BASE _must_ start at 0
194 */
195#define CFG_SDRAM_BASE 0x00000000
196#define CFG_FLASH_BASE 0x40000000
197#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
198#define CFG_MONITOR_BASE CFG_FLASH_BASE
199#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
200
201/*
202 * For booting Linux, the board info and command line data
203 * have to be in the first 8 MB of memory, since this is
204 * the maximum mapped by the Linux kernel during initialization.
205 */
206#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
207
208/*-----------------------------------------------------------------------
209 * FLASH organization
210 */
211#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
212#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
213
214#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
215#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
216
217#define CFG_ENV_IS_IN_FLASH 1
218#define CFG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
219#define CFG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
220#define CFG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
221
222/* Address and size of Redundant Environment Sector */
223#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
224#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
225
226/*-----------------------------------------------------------------------
227 * Hardware Information Block
228 */
229#define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
230#define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
231#define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
232
233/*-----------------------------------------------------------------------
234 * Cache Configuration
235 */
236#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger26946902007-07-04 22:30:50 -0500237#if defined(CONFIG_CMD_KGDB)
wdenkf12e5682003-07-07 20:07:54 +0000238#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
239#endif
240
241/*-----------------------------------------------------------------------
242 * SYPCR - System Protection Control 11-9
243 * SYPCR can only be written once after reset!
244 *-----------------------------------------------------------------------
245 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
246 */
247#if defined(CONFIG_WATCHDOG)
248#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
249 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
250#else
251#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
252#endif
253
254/*-----------------------------------------------------------------------
255 * SIUMCR - SIU Module Configuration 11-6
256 *-----------------------------------------------------------------------
257 * PCMCIA config., multi-function pin tri-state
258 */
259#ifndef CONFIG_CAN_DRIVER
260#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
261#else /* we must activate GPL5 in the SIUMCR for CAN */
262#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
263#endif /* CONFIG_CAN_DRIVER */
264
265/*-----------------------------------------------------------------------
266 * TBSCR - Time Base Status and Control 11-26
267 *-----------------------------------------------------------------------
268 * Clear Reference Interrupt Status, Timebase freezing enabled
269 */
270#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
271
272/*-----------------------------------------------------------------------
273 * RTCSC - Real-Time Clock Status and Control Register 11-27
274 *-----------------------------------------------------------------------
275 */
276#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
277
278/*-----------------------------------------------------------------------
279 * PISCR - Periodic Interrupt Status and Control 11-31
280 *-----------------------------------------------------------------------
281 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
282 */
283#define CFG_PISCR (PISCR_PS | PISCR_PITF)
284
285/*-----------------------------------------------------------------------
286 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
287 *-----------------------------------------------------------------------
288 * Reset PLL lock status sticky bit, timer expired status bit and timer
289 * interrupt status bit
wdenkf12e5682003-07-07 20:07:54 +0000290 */
wdenkf12e5682003-07-07 20:07:54 +0000291#define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
wdenkf12e5682003-07-07 20:07:54 +0000292
293/*-----------------------------------------------------------------------
294 * SCCR - System Clock and reset Control Register 15-27
295 *-----------------------------------------------------------------------
296 * Set clock output, timebase and RTC source and divider,
297 * power management and some other internal clocks
298 */
299#define SCCR_MASK SCCR_EBDF11
wdenke9132ea2004-04-24 23:23:30 +0000300#define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
wdenkf12e5682003-07-07 20:07:54 +0000301 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
302 SCCR_DFALCD00)
wdenkf12e5682003-07-07 20:07:54 +0000303
304/*-----------------------------------------------------------------------
305 * PCMCIA stuff
306 *-----------------------------------------------------------------------
307 *
308 */
309#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
310#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
311#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
312#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
313#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
314#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
315#define CFG_PCMCIA_IO_ADDR (0xEC000000)
316#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
317
318/*-----------------------------------------------------------------------
319 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
320 *-----------------------------------------------------------------------
321 */
322
323#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
324
325#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
326#undef CONFIG_IDE_LED /* LED for ide not supported */
327#undef CONFIG_IDE_RESET /* reset for ide not supported */
328
329#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
330#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
331
332#define CFG_ATA_IDE0_OFFSET 0x0000
333
334#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
335
336/* Offset for data I/O */
337#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
338
339/* Offset for normal register accesses */
340#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
341
342/* Offset for alternate registers */
343#define CFG_ATA_ALT_OFFSET 0x0100
344
345/*-----------------------------------------------------------------------
346 *
347 *-----------------------------------------------------------------------
348 *
349 */
350#define CFG_DER 0
351
352/*
353 * Init Memory Controller:
354 *
355 * BR0/1 and OR0/1 (FLASH)
356 */
357
358#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
359#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
360
361/* used to re-map FLASH both when starting from SRAM or FLASH:
362 * restrict access enough to keep SRAM working (if any)
363 * but not too much to meddle with FLASH accesses
364 */
365#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
366#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
367
368/*
369 * FLASH timing:
370 */
wdenkf12e5682003-07-07 20:07:54 +0000371#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
372 OR_SCY_3_CLK | OR_EHTR | OR_BI)
wdenkf12e5682003-07-07 20:07:54 +0000373
374#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
375#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
376#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
377
378#define CFG_OR1_REMAP CFG_OR0_REMAP
379#define CFG_OR1_PRELIM CFG_OR0_PRELIM
380#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
381
382/*
383 * BR2/3 and OR2/3 (SDRAM)
384 *
385 */
386#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
387#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
388#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
389
390/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
391#define CFG_OR_TIMING_SDRAM 0x00000A00
392
393#define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
394#define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
395
396#ifndef CONFIG_CAN_DRIVER
397#define CFG_OR3_PRELIM CFG_OR2_PRELIM
398#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
399#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
400#define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
401#define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
402#define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
403#define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
404 BR_PS_8 | BR_MS_UPMB | BR_V )
405#endif /* CONFIG_CAN_DRIVER */
406
407/*
408 * Memory Periodic Timer Prescaler
409 *
410 * The Divider for PTA (refresh timer) configuration is based on an
411 * example SDRAM configuration (64 MBit, one bank). The adjustment to
412 * the number of chip selects (NCS) and the actually needed refresh
413 * rate is done by setting MPTPR.
414 *
415 * PTA is calculated from
416 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
417 *
418 * gclk CPU clock (not bus clock!)
419 * Trefresh Refresh cycle * 4 (four word bursts used)
420 *
421 * 4096 Rows from SDRAM example configuration
422 * 1000 factor s -> ms
423 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
424 * 4 Number of refresh cycles per period
425 * 64 Refresh cycle in ms per number of rows
426 * --------------------------------------------
427 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
428 *
429 * 50 MHz => 50.000.000 / Divider = 98
430 * 66 Mhz => 66.000.000 / Divider = 129
431 * 80 Mhz => 80.000.000 / Divider = 156
432 */
wdenke9132ea2004-04-24 23:23:30 +0000433
434#define CFG_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
435#define CFG_MAMR_PTA 98
wdenkf12e5682003-07-07 20:07:54 +0000436
437/*
438 * For 16 MBit, refresh rates could be 31.3 us
439 * (= 64 ms / 2K = 125 / quad bursts).
440 * For a simpler initialization, 15.6 us is used instead.
441 *
442 * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
443 * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
444 */
445#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
446#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
447
448/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
449#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
450#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
451
452/*
453 * MAMR settings for SDRAM
454 */
455
456/* 8 column SDRAM */
457#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
458 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
459 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
460/* 9 column SDRAM */
461#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
462 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
463 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
464
465
466/*
467 * Internal Definitions
468 *
469 * Boot Flags
470 */
471#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
472#define BOOTFLAG_WARM 0x02 /* Software reboot */
473
474#define CONFIG_SCC1_ENET
475#define CONFIG_FEC_ENET
476#define CONFIG_ETHPRIME "SCC ETHERNET"
477
478#endif /* __CONFIG_H */