blob: 5498c19e253d84e3a53b67a6f6fc7d2ec0af6206 [file] [log] [blame]
Eran Libertyf046ccd2005-07-28 10:08:46 -05001/*
2 * (C) Copyright 2000-2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Dave Liu03051c32007-09-18 12:36:11 +08005 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
Eran Libertyf046ccd2005-07-28 10:08:46 -05006 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Eran Libertyf046ccd2005-07-28 10:08:46 -05008 */
9
10#include <common.h>
11#include <mpc83xx.h>
Kim Phillips54b2d432007-04-30 15:26:21 -050012#include <command.h>
Eran Libertyf046ccd2005-07-28 10:08:46 -050013#include <asm/processor.h>
14
Wolfgang Denkd87080b2006-03-31 18:32:53 +020015DECLARE_GLOBAL_DATA_PTR;
16
Eran Libertyf046ccd2005-07-28 10:08:46 -050017/* ----------------------------------------------------------------- */
18
19typedef enum {
20 _unk,
21 _off,
22 _byp,
23 _x8,
24 _x4,
25 _x2,
26 _x1,
27 _1x,
28 _1_5x,
29 _2x,
30 _2_5x,
31 _3x
32} mult_t;
33
34typedef struct {
35 mult_t core_csb_ratio;
Kim Phillipsf7fb2e72006-11-02 19:47:11 -060036 mult_t vco_divider;
Eran Libertyf046ccd2005-07-28 10:08:46 -050037} corecnf_t;
38
Kim Phillipsa2873bd2012-10-29 13:34:39 +000039static corecnf_t corecnf_tab[] = {
Kim Phillipsf7fb2e72006-11-02 19:47:11 -060040 {_byp, _byp}, /* 0x00 */
41 {_byp, _byp}, /* 0x01 */
42 {_byp, _byp}, /* 0x02 */
43 {_byp, _byp}, /* 0x03 */
44 {_byp, _byp}, /* 0x04 */
45 {_byp, _byp}, /* 0x05 */
46 {_byp, _byp}, /* 0x06 */
47 {_byp, _byp}, /* 0x07 */
48 {_1x, _x2}, /* 0x08 */
49 {_1x, _x4}, /* 0x09 */
50 {_1x, _x8}, /* 0x0A */
51 {_1x, _x8}, /* 0x0B */
52 {_1_5x, _x2}, /* 0x0C */
53 {_1_5x, _x4}, /* 0x0D */
54 {_1_5x, _x8}, /* 0x0E */
55 {_1_5x, _x8}, /* 0x0F */
56 {_2x, _x2}, /* 0x10 */
57 {_2x, _x4}, /* 0x11 */
58 {_2x, _x8}, /* 0x12 */
59 {_2x, _x8}, /* 0x13 */
60 {_2_5x, _x2}, /* 0x14 */
61 {_2_5x, _x4}, /* 0x15 */
62 {_2_5x, _x8}, /* 0x16 */
63 {_2_5x, _x8}, /* 0x17 */
64 {_3x, _x2}, /* 0x18 */
65 {_3x, _x4}, /* 0x19 */
66 {_3x, _x8}, /* 0x1A */
67 {_3x, _x8}, /* 0x1B */
Eran Libertyf046ccd2005-07-28 10:08:46 -050068};
69
70/* ----------------------------------------------------------------- */
71
72/*
73 *
74 */
Kim Phillipsf7fb2e72006-11-02 19:47:11 -060075int get_clocks(void)
Eran Libertyf046ccd2005-07-28 10:08:46 -050076{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077 volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
Eran Libertyf046ccd2005-07-28 10:08:46 -050078 u32 pci_sync_in;
Kim Phillipsf7fb2e72006-11-02 19:47:11 -060079 u8 spmf;
80 u8 clkin_div;
Eran Libertyf046ccd2005-07-28 10:08:46 -050081 u32 sccr;
82 u32 corecnf_tab_index;
Kim Phillipsf7fb2e72006-11-02 19:47:11 -060083 u8 corepll;
Eran Libertyf046ccd2005-07-28 10:08:46 -050084 u32 lcrr;
Jon Loeligerde1d0a62005-08-01 13:20:47 -050085
Eran Libertyf046ccd2005-07-28 10:08:46 -050086 u32 csb_clk;
Ilya Yanok7c619dd2010-06-28 16:44:33 +040087#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
88 defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
Eran Libertyf046ccd2005-07-28 10:08:46 -050089 u32 tsec1_clk;
90 u32 tsec2_clk;
Eran Libertyf046ccd2005-07-28 10:08:46 -050091 u32 usbdr_clk;
Gerlando Falautoa88731a2012-10-10 22:13:08 +000092#elif defined(CONFIG_MPC8309)
93 u32 usbdr_clk;
Dave Liu5f820432006-11-03 19:33:44 -060094#endif
Peter Tyser2c7920a2009-05-22 17:23:25 -050095#ifdef CONFIG_MPC834x
Scott Wood7c98e512007-04-16 14:34:19 -050096 u32 usbmph_clk;
97#endif
Dave Liu5f820432006-11-03 19:33:44 -060098 u32 core_clk;
99 u32 i2c1_clk;
Peter Tyser2c7920a2009-05-22 17:23:25 -0500100#if !defined(CONFIG_MPC832x)
Dave Liu5f820432006-11-03 19:33:44 -0600101 u32 i2c2_clk;
Dave Liu24c3aca2006-12-07 21:13:15 +0800102#endif
Dave Liu555da612007-09-18 12:36:58 +0800103#if defined(CONFIG_MPC8315)
104 u32 tdm_clk;
105#endif
Rini van Zetten27ef5782010-04-15 16:03:05 +0200106#if defined(CONFIG_FSL_ESDHC)
Dave Liu03051c32007-09-18 12:36:11 +0800107 u32 sdhc_clk;
108#endif
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000109#if !defined(CONFIG_MPC8309)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500110 u32 enc_clk;
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000111#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -0500112 u32 lbiu_clk;
113 u32 lclk_clk;
Kim Phillips35cf1552008-03-28 10:18:40 -0500114 u32 mem_clk;
Dave Liu24c3aca2006-12-07 21:13:15 +0800115#if defined(CONFIG_MPC8360)
Kim Phillips35cf1552008-03-28 10:18:40 -0500116 u32 mem_sec_clk;
Dave Liu24c3aca2006-12-07 21:13:15 +0800117#endif
Gerlando Falauto4b5282d2012-10-10 22:13:06 +0000118#if defined(CONFIG_QE)
Dave Liu5f820432006-11-03 19:33:44 -0600119 u32 qepmf;
120 u32 qepdf;
Dave Liu5f820432006-11-03 19:33:44 -0600121 u32 qe_clk;
122 u32 brg_clk;
123#endif
Ilya Yanok7c619dd2010-06-28 16:44:33 +0400124#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
125 defined(CONFIG_MPC837x)
Dave Liu03051c32007-09-18 12:36:11 +0800126 u32 pciexp1_clk;
127 u32 pciexp2_clk;
Dave Liu555da612007-09-18 12:36:58 +0800128#endif
Peter Tyser2c7920a2009-05-22 17:23:25 -0500129#if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
Dave Liu03051c32007-09-18 12:36:11 +0800130 u32 sata_clk;
131#endif
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500132
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600133 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500134 return -1;
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500135
Eran Libertyf046ccd2005-07-28 10:08:46 -0500136 clkin_div = ((im->clk.spmr & SPMR_CKID) >> SPMR_CKID_SHIFT);
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500137
Dave Liu5f820432006-11-03 19:33:44 -0600138 if (im->reset.rcwh & HRCWH_PCI_HOST) {
139#if defined(CONFIG_83XX_CLKIN)
140 pci_sync_in = CONFIG_83XX_CLKIN / (1 + clkin_div);
141#else
142 pci_sync_in = 0xDEADBEEF;
143#endif
144 } else {
145#if defined(CONFIG_83XX_PCICLK)
146 pci_sync_in = CONFIG_83XX_PCICLK;
147#else
148 pci_sync_in = 0xDEADBEEF;
149#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -0500150 }
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500151
Joakim Tjernlund26e5f792011-01-27 16:30:54 +0100152 spmf = (im->clk.spmr & SPMR_SPMF) >> SPMR_SPMF_SHIFT;
Dave Liu5f820432006-11-03 19:33:44 -0600153 csb_clk = pci_sync_in * (1 + clkin_div) * spmf;
154
Eran Libertyf046ccd2005-07-28 10:08:46 -0500155 sccr = im->clk.sccr;
Dave Liu5f820432006-11-03 19:33:44 -0600156
Ilya Yanok7c619dd2010-06-28 16:44:33 +0400157#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
158 defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500159 switch ((sccr & SCCR_TSEC1CM) >> SCCR_TSEC1CM_SHIFT) {
160 case 0:
161 tsec1_clk = 0;
162 break;
163 case 1:
164 tsec1_clk = csb_clk;
165 break;
166 case 2:
167 tsec1_clk = csb_clk / 2;
168 break;
169 case 3:
170 tsec1_clk = csb_clk / 3;
171 break;
172 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500173 /* unknown SCCR_TSEC1CM value */
Dave Liu03051c32007-09-18 12:36:11 +0800174 return -2;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500175 }
Gerlando Falauto8afad912012-10-10 22:13:07 +0000176#endif
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500177
Gerlando Falauto8afad912012-10-10 22:13:07 +0000178#if defined(CONFIG_MPC830x) || defined(CONFIG_MPC831x) || \
179 defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
Scott Wood7c98e512007-04-16 14:34:19 -0500180 switch ((sccr & SCCR_USBDRCM) >> SCCR_USBDRCM_SHIFT) {
181 case 0:
182 usbdr_clk = 0;
183 break;
184 case 1:
185 usbdr_clk = csb_clk;
186 break;
187 case 2:
188 usbdr_clk = csb_clk / 2;
189 break;
190 case 3:
191 usbdr_clk = csb_clk / 3;
192 break;
193 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500194 /* unknown SCCR_USBDRCM value */
Dave Liu03051c32007-09-18 12:36:11 +0800195 return -3;
Scott Wood7c98e512007-04-16 14:34:19 -0500196 }
197#endif
198
Ilya Yanok7c619dd2010-06-28 16:44:33 +0400199#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315) || \
200 defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500201 switch ((sccr & SCCR_TSEC2CM) >> SCCR_TSEC2CM_SHIFT) {
202 case 0:
203 tsec2_clk = 0;
204 break;
205 case 1:
206 tsec2_clk = csb_clk;
207 break;
208 case 2:
209 tsec2_clk = csb_clk / 2;
210 break;
211 case 3:
212 tsec2_clk = csb_clk / 3;
213 break;
214 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500215 /* unknown SCCR_TSEC2CM value */
Dave Liu03051c32007-09-18 12:36:11 +0800216 return -4;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500217 }
Dave Liu555da612007-09-18 12:36:58 +0800218#elif defined(CONFIG_MPC8313)
Dave Liu03051c32007-09-18 12:36:11 +0800219 tsec2_clk = tsec1_clk;
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500220
Dave Liu03051c32007-09-18 12:36:11 +0800221 if (!(sccr & SCCR_TSEC1ON))
222 tsec1_clk = 0;
223 if (!(sccr & SCCR_TSEC2ON))
224 tsec2_clk = 0;
225#endif
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500226
Peter Tyser2c7920a2009-05-22 17:23:25 -0500227#if defined(CONFIG_MPC834x)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500228 switch ((sccr & SCCR_USBMPHCM) >> SCCR_USBMPHCM_SHIFT) {
229 case 0:
230 usbmph_clk = 0;
231 break;
232 case 1:
233 usbmph_clk = csb_clk;
234 break;
235 case 2:
236 usbmph_clk = csb_clk / 2;
237 break;
238 case 3:
239 usbmph_clk = csb_clk / 3;
240 break;
241 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500242 /* unknown SCCR_USBMPHCM value */
Dave Liu03051c32007-09-18 12:36:11 +0800243 return -5;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500244 }
245
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600246 if (usbmph_clk != 0 && usbdr_clk != 0 && usbmph_clk != usbdr_clk) {
247 /* if USB MPH clock is not disabled and
248 * USB DR clock is not disabled then
249 * USB MPH & USB DR must have the same rate
250 */
Dave Liu03051c32007-09-18 12:36:11 +0800251 return -6;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500252 }
Dave Liu5f820432006-11-03 19:33:44 -0600253#endif
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000254#if !defined(CONFIG_MPC8309)
Dave Liu5f820432006-11-03 19:33:44 -0600255 switch ((sccr & SCCR_ENCCM) >> SCCR_ENCCM_SHIFT) {
256 case 0:
257 enc_clk = 0;
258 break;
259 case 1:
260 enc_clk = csb_clk;
261 break;
262 case 2:
263 enc_clk = csb_clk / 2;
264 break;
265 case 3:
266 enc_clk = csb_clk / 3;
267 break;
268 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500269 /* unknown SCCR_ENCCM value */
Dave Liu03051c32007-09-18 12:36:11 +0800270 return -7;
Dave Liu5f820432006-11-03 19:33:44 -0600271 }
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000272#endif
Dave Liu24c3aca2006-12-07 21:13:15 +0800273
Rini van Zetten27ef5782010-04-15 16:03:05 +0200274#if defined(CONFIG_FSL_ESDHC)
Dave Liu03051c32007-09-18 12:36:11 +0800275 switch ((sccr & SCCR_SDHCCM) >> SCCR_SDHCCM_SHIFT) {
276 case 0:
277 sdhc_clk = 0;
278 break;
279 case 1:
280 sdhc_clk = csb_clk;
281 break;
282 case 2:
283 sdhc_clk = csb_clk / 2;
284 break;
285 case 3:
286 sdhc_clk = csb_clk / 3;
287 break;
288 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500289 /* unknown SCCR_SDHCCM value */
Dave Liu03051c32007-09-18 12:36:11 +0800290 return -8;
291 }
292#endif
Dave Liu555da612007-09-18 12:36:58 +0800293#if defined(CONFIG_MPC8315)
294 switch ((sccr & SCCR_TDMCM) >> SCCR_TDMCM_SHIFT) {
295 case 0:
296 tdm_clk = 0;
297 break;
298 case 1:
299 tdm_clk = csb_clk;
300 break;
301 case 2:
302 tdm_clk = csb_clk / 2;
303 break;
304 case 3:
305 tdm_clk = csb_clk / 3;
306 break;
307 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500308 /* unknown SCCR_TDMCM value */
Dave Liu555da612007-09-18 12:36:58 +0800309 return -8;
310 }
311#endif
Dave Liu03051c32007-09-18 12:36:11 +0800312
Peter Tyser2c7920a2009-05-22 17:23:25 -0500313#if defined(CONFIG_MPC834x)
Dave Liu03051c32007-09-18 12:36:11 +0800314 i2c1_clk = tsec2_clk;
315#elif defined(CONFIG_MPC8360)
316 i2c1_clk = csb_clk;
Peter Tyser2c7920a2009-05-22 17:23:25 -0500317#elif defined(CONFIG_MPC832x)
Dave Liu03051c32007-09-18 12:36:11 +0800318 i2c1_clk = enc_clk;
Ilya Yanok7c619dd2010-06-28 16:44:33 +0400319#elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x)
Dave Liu03051c32007-09-18 12:36:11 +0800320 i2c1_clk = enc_clk;
Rini van Zetten27ef5782010-04-15 16:03:05 +0200321#elif defined(CONFIG_FSL_ESDHC)
Dave Liu03051c32007-09-18 12:36:11 +0800322 i2c1_clk = sdhc_clk;
Andre Schwarz1bda1622011-04-14 14:57:40 +0200323#elif defined(CONFIG_MPC837x)
324 i2c1_clk = enc_clk;
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000325#elif defined(CONFIG_MPC8309)
326 i2c1_clk = csb_clk;
Dave Liu03051c32007-09-18 12:36:11 +0800327#endif
Peter Tyser2c7920a2009-05-22 17:23:25 -0500328#if !defined(CONFIG_MPC832x)
Dave Liu03051c32007-09-18 12:36:11 +0800329 i2c2_clk = csb_clk; /* i2c-2 clk is equal to csb clk */
330#endif
331
Ilya Yanok7c619dd2010-06-28 16:44:33 +0400332#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
333 defined(CONFIG_MPC837x)
Dave Liu03051c32007-09-18 12:36:11 +0800334 switch ((sccr & SCCR_PCIEXP1CM) >> SCCR_PCIEXP1CM_SHIFT) {
335 case 0:
336 pciexp1_clk = 0;
337 break;
338 case 1:
339 pciexp1_clk = csb_clk;
340 break;
341 case 2:
342 pciexp1_clk = csb_clk / 2;
343 break;
344 case 3:
345 pciexp1_clk = csb_clk / 3;
346 break;
347 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500348 /* unknown SCCR_PCIEXP1CM value */
Dave Liu03051c32007-09-18 12:36:11 +0800349 return -9;
350 }
351
352 switch ((sccr & SCCR_PCIEXP2CM) >> SCCR_PCIEXP2CM_SHIFT) {
353 case 0:
354 pciexp2_clk = 0;
355 break;
356 case 1:
357 pciexp2_clk = csb_clk;
358 break;
359 case 2:
360 pciexp2_clk = csb_clk / 2;
361 break;
362 case 3:
363 pciexp2_clk = csb_clk / 3;
364 break;
365 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500366 /* unknown SCCR_PCIEXP2CM value */
Dave Liu03051c32007-09-18 12:36:11 +0800367 return -10;
368 }
369#endif
370
Peter Tyser2c7920a2009-05-22 17:23:25 -0500371#if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
Dave Liua8cb43a2008-01-17 18:23:19 +0800372 switch ((sccr & SCCR_SATA1CM) >> SCCR_SATA1CM_SHIFT) {
373 case 0:
Dave Liu03051c32007-09-18 12:36:11 +0800374 sata_clk = 0;
375 break;
Dave Liua8cb43a2008-01-17 18:23:19 +0800376 case 1:
Dave Liu03051c32007-09-18 12:36:11 +0800377 sata_clk = csb_clk;
378 break;
Dave Liua8cb43a2008-01-17 18:23:19 +0800379 case 2:
Dave Liu03051c32007-09-18 12:36:11 +0800380 sata_clk = csb_clk / 2;
381 break;
Dave Liua8cb43a2008-01-17 18:23:19 +0800382 case 3:
Dave Liu03051c32007-09-18 12:36:11 +0800383 sata_clk = csb_clk / 3;
384 break;
385 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500386 /* unknown SCCR_SATA1CM value */
Dave Liu03051c32007-09-18 12:36:11 +0800387 return -11;
388 }
389#endif
390
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600391 lbiu_clk = csb_clk *
Joakim Tjernlund26e5f792011-01-27 16:30:54 +0100392 (1 + ((im->clk.spmr & SPMR_LBIUCM) >> SPMR_LBIUCM_SHIFT));
Becky Brucef51cdaf2010-06-17 11:37:20 -0500393 lcrr = (im->im_lbc.lcrr & LCRR_CLKDIV) >> LCRR_CLKDIV_SHIFT;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500394 switch (lcrr) {
395 case 2:
396 case 4:
397 case 8:
398 lclk_clk = lbiu_clk / lcrr;
399 break;
400 default:
401 /* unknown lcrr */
Dave Liu03051c32007-09-18 12:36:11 +0800402 return -12;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500403 }
Dave Liu24c3aca2006-12-07 21:13:15 +0800404
Kim Phillips35cf1552008-03-28 10:18:40 -0500405 mem_clk = csb_clk *
Joakim Tjernlund26e5f792011-01-27 16:30:54 +0100406 (1 + ((im->clk.spmr & SPMR_DDRCM) >> SPMR_DDRCM_SHIFT));
407 corepll = (im->clk.spmr & SPMR_COREPLL) >> SPMR_COREPLL_SHIFT;
408
Dave Liu24c3aca2006-12-07 21:13:15 +0800409#if defined(CONFIG_MPC8360)
Kim Phillips35cf1552008-03-28 10:18:40 -0500410 mem_sec_clk = csb_clk * (1 +
Joakim Tjernlund26e5f792011-01-27 16:30:54 +0100411 ((im->clk.spmr & SPMR_LBIUCM) >> SPMR_LBIUCM_SHIFT));
Dave Liu5f820432006-11-03 19:33:44 -0600412#endif
Dave Liu5f820432006-11-03 19:33:44 -0600413
Eran Libertyf046ccd2005-07-28 10:08:46 -0500414 corecnf_tab_index = ((corepll & 0x1F) << 2) | ((corepll & 0x60) >> 5);
Robert P. J. Dayb7707b02016-05-23 06:49:21 -0400415 if (corecnf_tab_index > (ARRAY_SIZE(corecnf_tab))) {
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500416 /* corecnf_tab_index is too high, possibly wrong value */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500417 return -11;
418 }
419 switch (corecnf_tab[corecnf_tab_index].core_csb_ratio) {
420 case _byp:
421 case _x1:
422 case _1x:
423 core_clk = csb_clk;
424 break;
425 case _1_5x:
426 core_clk = (3 * csb_clk) / 2;
427 break;
428 case _2x:
429 core_clk = 2 * csb_clk;
430 break;
431 case _2_5x:
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600432 core_clk = (5 * csb_clk) / 2;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500433 break;
434 case _3x:
435 core_clk = 3 * csb_clk;
436 break;
437 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500438 /* unknown core to csb ratio */
Dave Liu03051c32007-09-18 12:36:11 +0800439 return -13;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500440 }
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500441
Gerlando Falauto4b5282d2012-10-10 22:13:06 +0000442#if defined(CONFIG_QE)
Joakim Tjernlund26e5f792011-01-27 16:30:54 +0100443 qepmf = (im->clk.spmr & SPMR_CEPMF) >> SPMR_CEPMF_SHIFT;
444 qepdf = (im->clk.spmr & SPMR_CEPDF) >> SPMR_CEPDF_SHIFT;
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600445 qe_clk = (pci_sync_in * qepmf) / (1 + qepdf);
Dave Liu5f820432006-11-03 19:33:44 -0600446 brg_clk = qe_clk / 2;
447#endif
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500448
Simon Glassc6731fe2012-12-13 20:48:47 +0000449 gd->arch.csb_clk = csb_clk;
Ilya Yanok7c619dd2010-06-28 16:44:33 +0400450#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
451 defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
Simon Glassc6731fe2012-12-13 20:48:47 +0000452 gd->arch.tsec1_clk = tsec1_clk;
453 gd->arch.tsec2_clk = tsec2_clk;
454 gd->arch.usbdr_clk = usbdr_clk;
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000455#elif defined(CONFIG_MPC8309)
Simon Glassc6731fe2012-12-13 20:48:47 +0000456 gd->arch.usbdr_clk = usbdr_clk;
Dave Liu5f820432006-11-03 19:33:44 -0600457#endif
Peter Tyser2c7920a2009-05-22 17:23:25 -0500458#if defined(CONFIG_MPC834x)
Simon Glassc6731fe2012-12-13 20:48:47 +0000459 gd->arch.usbmph_clk = usbmph_clk;
Scott Wood7c98e512007-04-16 14:34:19 -0500460#endif
Dave Liu555da612007-09-18 12:36:58 +0800461#if defined(CONFIG_MPC8315)
Simon Glassc6731fe2012-12-13 20:48:47 +0000462 gd->arch.tdm_clk = tdm_clk;
Dave Liu555da612007-09-18 12:36:58 +0800463#endif
Rini van Zetten27ef5782010-04-15 16:03:05 +0200464#if defined(CONFIG_FSL_ESDHC)
Simon Glasse9adeca2012-12-13 20:49:05 +0000465 gd->arch.sdhc_clk = sdhc_clk;
Dave Liu03051c32007-09-18 12:36:11 +0800466#endif
Simon Glassc6731fe2012-12-13 20:48:47 +0000467 gd->arch.core_clk = core_clk;
Simon Glass609e6ec2012-12-13 20:48:49 +0000468 gd->arch.i2c1_clk = i2c1_clk;
Peter Tyser2c7920a2009-05-22 17:23:25 -0500469#if !defined(CONFIG_MPC832x)
Simon Glass609e6ec2012-12-13 20:48:49 +0000470 gd->arch.i2c2_clk = i2c2_clk;
Dave Liu24c3aca2006-12-07 21:13:15 +0800471#endif
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000472#if !defined(CONFIG_MPC8309)
Simon Glassc6731fe2012-12-13 20:48:47 +0000473 gd->arch.enc_clk = enc_clk;
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000474#endif
Simon Glassc6731fe2012-12-13 20:48:47 +0000475 gd->arch.lbiu_clk = lbiu_clk;
476 gd->arch.lclk_clk = lclk_clk;
Kim Phillips35cf1552008-03-28 10:18:40 -0500477 gd->mem_clk = mem_clk;
Dave Liu24c3aca2006-12-07 21:13:15 +0800478#if defined(CONFIG_MPC8360)
Simon Glassc6731fe2012-12-13 20:48:47 +0000479 gd->arch.mem_sec_clk = mem_sec_clk;
Dave Liu24c3aca2006-12-07 21:13:15 +0800480#endif
Gerlando Falauto4b5282d2012-10-10 22:13:06 +0000481#if defined(CONFIG_QE)
Simon Glass45bae2e2012-12-13 20:48:50 +0000482 gd->arch.qe_clk = qe_clk;
Simon Glass1206c182012-12-13 20:48:44 +0000483 gd->arch.brg_clk = brg_clk;
Dave Liu5f820432006-11-03 19:33:44 -0600484#endif
Bill Cook810cb192011-05-25 15:51:07 -0400485#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
486 defined(CONFIG_MPC837x)
Simon Glassc6731fe2012-12-13 20:48:47 +0000487 gd->arch.pciexp1_clk = pciexp1_clk;
488 gd->arch.pciexp2_clk = pciexp2_clk;
Dave Liu555da612007-09-18 12:36:58 +0800489#endif
Peter Tyser2c7920a2009-05-22 17:23:25 -0500490#if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
Simon Glassc6731fe2012-12-13 20:48:47 +0000491 gd->arch.sata_clk = sata_clk;
Dave Liu03051c32007-09-18 12:36:11 +0800492#endif
Kim Phillips8f9e0e92007-08-15 22:30:19 -0500493 gd->pci_clk = pci_sync_in;
Simon Glassc6731fe2012-12-13 20:48:47 +0000494 gd->cpu_clk = gd->arch.core_clk;
495 gd->bus_clk = gd->arch.csb_clk;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500496 return 0;
Dave Liu5f820432006-11-03 19:33:44 -0600497
Eran Libertyf046ccd2005-07-28 10:08:46 -0500498}
499
500/********************************************
501 * get_bus_freq
502 * return system bus freq in Hz
503 *********************************************/
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600504ulong get_bus_freq(ulong dummy)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500505{
Simon Glassc6731fe2012-12-13 20:48:47 +0000506 return gd->arch.csb_clk;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500507}
508
York Sund29d17d2011-08-26 11:32:44 -0700509/********************************************
510 * get_ddr_freq
511 * return ddr bus freq in Hz
512 *********************************************/
513ulong get_ddr_freq(ulong dummy)
514{
515 return gd->mem_clk;
516}
517
Kim Phillipsa2873bd2012-10-29 13:34:39 +0000518static int do_clocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
Eran Libertyf046ccd2005-07-28 10:08:46 -0500519{
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200520 char buf[32];
521
Eran Libertyf046ccd2005-07-28 10:08:46 -0500522 printf("Clock configuration:\n");
Simon Glassc6731fe2012-12-13 20:48:47 +0000523 printf(" Core: %-4s MHz\n",
524 strmhz(buf, gd->arch.core_clk));
525 printf(" Coherent System Bus: %-4s MHz\n",
526 strmhz(buf, gd->arch.csb_clk));
Gerlando Falauto4b5282d2012-10-10 22:13:06 +0000527#if defined(CONFIG_QE)
Simon Glass45bae2e2012-12-13 20:48:50 +0000528 printf(" QE: %-4s MHz\n",
529 strmhz(buf, gd->arch.qe_clk));
Simon Glass1206c182012-12-13 20:48:44 +0000530 printf(" BRG: %-4s MHz\n",
531 strmhz(buf, gd->arch.brg_clk));
Dave Liu5f820432006-11-03 19:33:44 -0600532#endif
Simon Glassc6731fe2012-12-13 20:48:47 +0000533 printf(" Local Bus Controller:%-4s MHz\n",
534 strmhz(buf, gd->arch.lbiu_clk));
535 printf(" Local Bus: %-4s MHz\n",
536 strmhz(buf, gd->arch.lclk_clk));
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200537 printf(" DDR: %-4s MHz\n", strmhz(buf, gd->mem_clk));
Dave Liu24c3aca2006-12-07 21:13:15 +0800538#if defined(CONFIG_MPC8360)
Simon Glassc6731fe2012-12-13 20:48:47 +0000539 printf(" DDR Secondary: %-4s MHz\n",
540 strmhz(buf, gd->arch.mem_sec_clk));
Dave Liu5f820432006-11-03 19:33:44 -0600541#endif
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000542#if !defined(CONFIG_MPC8309)
Simon Glassc6731fe2012-12-13 20:48:47 +0000543 printf(" SEC: %-4s MHz\n",
544 strmhz(buf, gd->arch.enc_clk));
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000545#endif
Simon Glass609e6ec2012-12-13 20:48:49 +0000546 printf(" I2C1: %-4s MHz\n",
547 strmhz(buf, gd->arch.i2c1_clk));
Peter Tyser2c7920a2009-05-22 17:23:25 -0500548#if !defined(CONFIG_MPC832x)
Simon Glass609e6ec2012-12-13 20:48:49 +0000549 printf(" I2C2: %-4s MHz\n",
550 strmhz(buf, gd->arch.i2c2_clk));
Dave Liu24c3aca2006-12-07 21:13:15 +0800551#endif
Dave Liu555da612007-09-18 12:36:58 +0800552#if defined(CONFIG_MPC8315)
Simon Glassc6731fe2012-12-13 20:48:47 +0000553 printf(" TDM: %-4s MHz\n",
554 strmhz(buf, gd->arch.tdm_clk));
Dave Liu555da612007-09-18 12:36:58 +0800555#endif
Rini van Zetten27ef5782010-04-15 16:03:05 +0200556#if defined(CONFIG_FSL_ESDHC)
Simon Glasse9adeca2012-12-13 20:49:05 +0000557 printf(" SDHC: %-4s MHz\n",
558 strmhz(buf, gd->arch.sdhc_clk));
Dave Liu03051c32007-09-18 12:36:11 +0800559#endif
Ilya Yanok7c619dd2010-06-28 16:44:33 +0400560#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
561 defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
Simon Glassc6731fe2012-12-13 20:48:47 +0000562 printf(" TSEC1: %-4s MHz\n",
563 strmhz(buf, gd->arch.tsec1_clk));
564 printf(" TSEC2: %-4s MHz\n",
565 strmhz(buf, gd->arch.tsec2_clk));
566 printf(" USB DR: %-4s MHz\n",
567 strmhz(buf, gd->arch.usbdr_clk));
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000568#elif defined(CONFIG_MPC8309)
Simon Glassc6731fe2012-12-13 20:48:47 +0000569 printf(" USB DR: %-4s MHz\n",
570 strmhz(buf, gd->arch.usbdr_clk));
Dave Liu5f820432006-11-03 19:33:44 -0600571#endif
Peter Tyser2c7920a2009-05-22 17:23:25 -0500572#if defined(CONFIG_MPC834x)
Simon Glassc6731fe2012-12-13 20:48:47 +0000573 printf(" USB MPH: %-4s MHz\n",
574 strmhz(buf, gd->arch.usbmph_clk));
Scott Wood7c98e512007-04-16 14:34:19 -0500575#endif
Bill Cook810cb192011-05-25 15:51:07 -0400576#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
577 defined(CONFIG_MPC837x)
Simon Glassc6731fe2012-12-13 20:48:47 +0000578 printf(" PCIEXP1: %-4s MHz\n",
579 strmhz(buf, gd->arch.pciexp1_clk));
580 printf(" PCIEXP2: %-4s MHz\n",
581 strmhz(buf, gd->arch.pciexp2_clk));
Dave Liu555da612007-09-18 12:36:58 +0800582#endif
Peter Tyser2c7920a2009-05-22 17:23:25 -0500583#if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
Simon Glassc6731fe2012-12-13 20:48:47 +0000584 printf(" SATA: %-4s MHz\n",
585 strmhz(buf, gd->arch.sata_clk));
Dave Liu03051c32007-09-18 12:36:11 +0800586#endif
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500587 return 0;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500588}
Kim Phillips54b2d432007-04-30 15:26:21 -0500589
590U_BOOT_CMD(clocks, 1, 0, do_clocks,
Peter Tyser2fb26042009-01-27 18:03:12 -0600591 "print clock configuration",
Wolfgang Denka89c33d2009-05-24 17:06:54 +0200592 " clocks"
Kim Phillips54b2d432007-04-30 15:26:21 -0500593);