blob: e82ba329845efef025f4dba4389225726fad2918 [file] [log] [blame]
TsiChungLiew8ae158c2007-08-16 15:05:11 -05001/*
2 * Configuation settings for the Freescale MCF54455 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew8ae158c2007-08-16 15:05:11 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050014#ifndef _M54455EVB_H
15#define _M54455EVB_H
TsiChungLiew8ae158c2007-08-16 15:05:11 -050016
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050021#define CONFIG_M54455EVB /* M54455EVB board */
22
Alison Wang1313db42015-02-12 18:33:15 +080023#define CONFIG_DISPLAY_BOARDINFO
24
TsiChungLiew8ae158c2007-08-16 15:05:11 -050025#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020026#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew8ae158c2007-08-16 15:05:11 -050027#define CONFIG_BAUDRATE 115200
TsiChungLiew8ae158c2007-08-16 15:05:11 -050028
29#undef CONFIG_WATCHDOG
30
31#define CONFIG_TIMESTAMP /* Print image info with timestamp */
32
33/*
34 * BOOTP options
35 */
36#define CONFIG_BOOTP_BOOTFILESIZE
37#define CONFIG_BOOTP_BOOTPATH
38#define CONFIG_BOOTP_GATEWAY
39#define CONFIG_BOOTP_HOSTNAME
40
41/* Command line configuration */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050042#define CONFIG_CMD_CACHE
43#define CONFIG_CMD_DATE
44#define CONFIG_CMD_DHCP
45#define CONFIG_CMD_ELF
46#define CONFIG_CMD_EXT2
47#define CONFIG_CMD_FAT
TsiChungLiew8ae158c2007-08-16 15:05:11 -050048#define CONFIG_CMD_I2C
49#define CONFIG_CMD_IDE
50#define CONFIG_CMD_JFFS2
TsiChungLiew8ae158c2007-08-16 15:05:11 -050051#define CONFIG_CMD_MII
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050052#undef CONFIG_CMD_PCI
TsiChungLiew8ae158c2007-08-16 15:05:11 -050053#define CONFIG_CMD_PING
54#define CONFIG_CMD_REGINFO
TsiChung Liewa7323bb2008-07-23 17:53:36 -050055#define CONFIG_CMD_SPI
TsiChung Liew922cd752008-08-06 19:14:08 -050056#define CONFIG_CMD_SF
TsiChungLiew8ae158c2007-08-16 15:05:11 -050057
TsiChungLiew8ae158c2007-08-16 15:05:11 -050058
59/* Network configuration */
60#define CONFIG_MCFFEC
61#ifdef CONFIG_MCFFEC
TsiChungLiew8ae158c2007-08-16 15:05:11 -050062# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050063# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064# define CONFIG_SYS_DISCOVER_PHY
65# define CONFIG_SYS_RX_ETH_BUFFER 8
66# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050067
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068# define CONFIG_SYS_FEC0_PINMUX 0
69# define CONFIG_SYS_FEC1_PINMUX 0
70# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
71# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050072# define MCFFEC_TOUT_LOOP 50000
73# define CONFIG_HAS_ETH1
74
75# define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
76# define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
TsiChungLiew8ae158c2007-08-16 15:05:11 -050077# define CONFIG_ETHPRIME "FEC0"
78# define CONFIG_IPADDR 192.162.1.2
79# define CONFIG_NETMASK 255.255.255.0
80# define CONFIG_SERVERIP 192.162.1.1
81# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew8ae158c2007-08-16 15:05:11 -050082
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
84# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew8ae158c2007-08-16 15:05:11 -050085# define FECDUPLEX FULL
86# define FECSPEED _100BASET
87# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
89# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050090# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050092#endif
93
94#define CONFIG_HOSTNAME M54455EVB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew9f751552008-07-23 20:38:53 -050096/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_LOAD_ADDR2 0x40010013
TsiChungLiew8ae158c2007-08-16 15:05:11 -050098#define CONFIG_EXTRA_ENV_SETTINGS \
99 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200100 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -0500101 "loadaddr=0x40010000\0" \
102 "sbfhdr=sbfhdr.bin\0" \
103 "uboot=u-boot.bin\0" \
104 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut5368c552012-09-23 17:41:24 +0200105 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500106 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +0800107 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew9f751552008-07-23 20:38:53 -0500108 "sf erase 0 30000;" \
109 "sf write ${loadaddr} 0 0x30000;" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500110 "save\0" \
111 ""
TsiChung Liew9f751552008-07-23 20:38:53 -0500112#else
113/* Atmel and Intel */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#ifdef CONFIG_SYS_ATMEL_BOOT
115# define CONFIG_SYS_UBOOT_END 0x0403FFFF
116#elif defined(CONFIG_SYS_INTEL_BOOT)
117# define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew9f751552008-07-23 20:38:53 -0500118#endif
119#define CONFIG_EXTRA_ENV_SETTINGS \
120 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200121 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -0500122 "loadaddr=0x40010000\0" \
123 "uboot=u-boot.bin\0" \
124 "load=tftp ${loadaddr} ${uboot}\0" \
125 "upd=run load; run prog\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200126 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
127 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
128 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
129 __stringify(CONFIG_SYS_UBOOT_END) ";" \
130 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew9f751552008-07-23 20:38:53 -0500131 " ${filesize}; save\0" \
132 ""
133#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500134
135/* ATA configuration */
136#define CONFIG_ISO_PARTITION
137#define CONFIG_DOS_PARTITION
138#define CONFIG_IDE_RESET 1
139#define CONFIG_IDE_PREINIT 1
140#define CONFIG_ATAPI
141#undef CONFIG_LBA48
142
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_IDE_MAXBUS 1
144#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500145
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
147#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
150#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
151#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
152#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500153
154/* Realtime clock */
155#define CONFIG_MCFRTC
156#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500158
159/* Timer */
160#define CONFIG_MCFTMR
161#undef CONFIG_MCFPIT
162
163/* I2c */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200164#define CONFIG_SYS_I2C
165#define CONFIG_SYS_I2C_FSL
166#define CONFIG_SYS_FSL_I2C_SPEED 80000
167#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
jason6af3a0e2013-11-06 22:59:08 +0800168#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500170
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500171/* DSPI and Serial Flash */
TsiChung Liewee0a8462009-06-30 14:18:29 +0000172#define CONFIG_CF_SPI
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500173#define CONFIG_CF_DSPI
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500174#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_SBFHDR_SIZE 0x13
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500176#ifdef CONFIG_CMD_SPI
TsiChung Liew922cd752008-08-06 19:14:08 -0500177# define CONFIG_SPI_FLASH_STMICRO
178
TsiChung Liewee0a8462009-06-30 14:18:29 +0000179# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
180 DSPI_CTAR_PCSSCK_1CLK | \
181 DSPI_CTAR_PASC(0) | \
182 DSPI_CTAR_PDT(0) | \
183 DSPI_CTAR_CSSCK(0) | \
184 DSPI_CTAR_ASC(0) | \
185 DSPI_CTAR_DT(1))
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500186#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500187
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500188/* PCI */
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500189#ifdef CONFIG_CMD_PCI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500190#define CONFIG_PCI 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600191#define CONFIG_PCI_PNP 1
TsiChung Liewf33fca22008-03-30 01:19:06 -0500192#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500195
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
197#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
198#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500199
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
201#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
202#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500203
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
205#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
206#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500207#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500208
209/* FPGA - Spartan 2 */
210/* experiment
Michal Simekb03b25c2013-05-01 18:05:56 +0200211#define CONFIG_FPGA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500212#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_FPGA_PROG_FEEDBACK
214#define CONFIG_SYS_FPGA_CHECK_CTRLC
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500215*/
216
217/* Input, PCI, Flexbus, and VCO */
218#define CONFIG_EXTRA_CLOCK
219
TsiChung Liew9f751552008-07-23 20:38:53 -0500220#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500221
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_PROMPT "-> "
223#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500224
225#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500227#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500229#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
231#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
232#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500233
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500235
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500237
238/*
239 * Low Level Configuration Settings
240 * (address mappings, register initial values, etc.)
241 * You should know what you are doing if you make changes here.
242 */
243
244/*-----------------------------------------------------------------------
245 * Definitions for initial stack pointer and data area (in DPRAM)
246 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200248#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200250#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk553f0982010-10-26 13:32:32 +0200252#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500253
254/*-----------------------------------------------------------------------
255 * Start addresses for the final memory configuration
256 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500258 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_SDRAM_BASE 0x40000000
260#define CONFIG_SYS_SDRAM_BASE1 0x48000000
261#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
262#define CONFIG_SYS_SDRAM_CFG1 0x65311610
263#define CONFIG_SYS_SDRAM_CFG2 0x59670000
264#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
265#define CONFIG_SYS_SDRAM_EMOD 0x40010000
266#define CONFIG_SYS_SDRAM_MODE 0x00010033
267#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500268
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
270#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500271
TsiChung Liew9f751552008-07-23 20:38:53 -0500272#ifdef CONFIG_CF_SBF
Jason Jin09933fb2011-08-19 10:10:40 +0800273# define CONFIG_SERIAL_BOOT
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200274# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500275#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500277#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
279#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Jason Jin09933fb2011-08-19 10:10:40 +0800280
281/* Reserve 256 kB for malloc() */
282#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500283
284/*
285 * For booting Linux, the board info and command line data
286 * have to be in the first 8 MB of memory, since this is
287 * the maximum mapped by the Linux kernel during initialization ??
288 */
289/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500291
TsiChung Liew9f751552008-07-23 20:38:53 -0500292/*
293 * Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800294 * Environment is not embedded in u-boot. First time runing may have env
295 * crc error warning if there is no correct environment on the flash.
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500296 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500297#ifdef CONFIG_CF_SBF
Jean-Christophe PLAGNIOL-VILLARD0b5099a2008-09-10 22:48:00 +0200298# define CONFIG_ENV_IS_IN_SPI_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200299# define CONFIG_ENV_SPI_CS 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500300#else
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200301# define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500302#endif
303#undef CONFIG_ENV_OVERWRITE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500304
305/*-----------------------------------------------------------------------
306 * FLASH organization
307 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewee0a8462009-06-30 14:18:29 +0000309# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
310# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200311# define CONFIG_ENV_OFFSET 0x30000
312# define CONFIG_ENV_SIZE 0x2000
313# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500314#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#ifdef CONFIG_SYS_ATMEL_BOOT
316# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
317# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
318# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
Jason Jin09933fb2011-08-19 10:10:40 +0800319# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
320# define CONFIG_ENV_SIZE 0x2000
321# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500322#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#ifdef CONFIG_SYS_INTEL_BOOT
324# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
325# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
326# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
327# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200328# define CONFIG_ENV_SIZE 0x2000
329# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500330#endif
331
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_FLASH_CFI
333#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500334
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200335# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewbbf6bbf2009-06-11 12:50:05 +0000336# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
338# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
339# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
340# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
341# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
342# define CONFIG_SYS_FLASH_CHECKSUM
343# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500344# define CONFIG_FLASH_CFI_LEGACY
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500345
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500346#ifdef CONFIG_FLASH_CFI_LEGACY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347# define CONFIG_SYS_ATMEL_REGION 4
348# define CONFIG_SYS_ATMEL_TOTALSECT 11
349# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
350# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500351#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500352#endif
353
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500354/*
355 * This is setting for JFFS2 support in u-boot.
356 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
357 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500358#ifdef CONFIG_CMD_JFFS2
359#ifdef CF_STMICRO_BOOT
360# define CONFIG_JFFS2_DEV "nor1"
361# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500363#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#ifdef CONFIG_SYS_ATMEL_BOOT
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500365# define CONFIG_JFFS2_DEV "nor1"
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500366# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500368#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200369#ifdef CONFIG_SYS_INTEL_BOOT
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500370# define CONFIG_JFFS2_DEV "nor0"
371# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200372# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500373#endif
TsiChung Liew9f751552008-07-23 20:38:53 -0500374#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500375
376/*-----------------------------------------------------------------------
377 * Cache Configuration
378 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500380
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600381#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200382 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600383#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200384 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600385#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
386#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
387#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
388 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
389 CF_ACR_EN | CF_ACR_SM_ALL)
390#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
391 CF_CACR_ICINVA | CF_CACR_EUSP)
392#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
393 CF_CACR_DEC | CF_CACR_DDCM_P | \
394 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
395
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500396/*-----------------------------------------------------------------------
397 * Memory bank definitions
398 */
399/*
400 * CS0 - NOR Flash 1, 2, 4, or 8MB
401 * CS1 - CompactFlash and registers
402 * CS2 - CPLD
403 * CS3 - FPGA
404 * CS4 - Available
405 * CS5 - Available
406 */
407
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500409 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410#define CONFIG_SYS_CS0_BASE 0x04000000
411#define CONFIG_SYS_CS0_MASK 0x00070001
412#define CONFIG_SYS_CS0_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500413/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200414#define CONFIG_SYS_CS1_BASE 0x00000000
415#define CONFIG_SYS_CS1_MASK 0x01FF0001
416#define CONFIG_SYS_CS1_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500417
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200418#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500419#else
420/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200421#define CONFIG_SYS_CS0_BASE 0x00000000
422#define CONFIG_SYS_CS0_MASK 0x01FF0001
423#define CONFIG_SYS_CS0_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500424 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200425#define CONFIG_SYS_CS1_BASE 0x04000000
426#define CONFIG_SYS_CS1_MASK 0x00070001
427#define CONFIG_SYS_CS1_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500428
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200429#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500430#endif
431
432/* CPLD */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200433#define CONFIG_SYS_CS2_BASE 0x08000000
434#define CONFIG_SYS_CS2_MASK 0x00070001
435#define CONFIG_SYS_CS2_CTRL 0x003f1140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500436
437/* FPGA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200438#define CONFIG_SYS_CS3_BASE 0x09000000
439#define CONFIG_SYS_CS3_MASK 0x00070001
440#define CONFIG_SYS_CS3_CTRL 0x00000020
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500441
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500442#endif /* _M54455EVB_H */