blob: 817570323621a8df5930f86d0b5d805ae4fc7b3d [file] [log] [blame]
wdenk6c7a1402004-07-11 19:17:20 +00001/*
2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2004
6 * Mark Jonas, Freescale Semiconductor, mark.jonas@freescale.com.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*
31 * Check valid setting of revision define.
32 * Total5100 and Total5200 Rev.1 are identical except for the processor.
33 */
34#if (CONFIG_TOTAL5200_REV!=1 && CONFIG_TOTAL5200_REV!=2)
35#error CONFIG_TOTAL5200_REV must be 1 or 2
36#endif
37
38/*
39 * High Level Configuration Options
40 * (easy to change)
41 */
42
43#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
44#define CONFIG_TOTAL5200 1 /* ... on Total5200 board */
45
46#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
47
48#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
49#define BOOTFLAG_WARM 0x02 /* Software reboot */
50
51#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
52#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
53# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
54#endif
55
56/*
57 * Serial console configuration
58 */
59#define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
60#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
61#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
62
wdenk81050922004-07-11 20:04:51 +000063/*
64 * Video console
65 */
66#if 1
wdenk281e00a2004-08-01 22:48:16 +000067#define CONFIG_VIDEO
wdenk81050922004-07-11 20:04:51 +000068#define CONFIG_VIDEO_SED13806
69#define CONFIG_VIDEO_SED13806_16BPP
70
71#define CONFIG_CFB_CONSOLE
72#define CONFIG_VIDEO_LOGO
73/* #define CONFIG_VIDEO_BMP_LOGO */
74#define CONFIG_CONSOLE_EXTRA_INFO
75#define CONFIG_VGA_AS_SINGLE_DEVICE
76#define CONFIG_VIDEO_SW_CURSOR
77#define CONFIG_SPLASH_SCREEN
78
79#define ADD_VIDEO_CMD CFG_CMD_BMP
80#else
81#define ADD_VIDEO_CMD 0
82#endif
wdenk6c7a1402004-07-11 19:17:20 +000083
84#ifdef CONFIG_MPC5200 /* MGT5100 PCI is not supported yet. */
85/*
86 * PCI Mapping:
87 * 0x40000000 - 0x4fffffff - PCI Memory
88 * 0x50000000 - 0x50ffffff - PCI IO Space
89 */
90#define CONFIG_PCI 1
91#define CONFIG_PCI_PNP 1
92#define CONFIG_PCI_SCAN_SHOW 1
93
94#define CONFIG_PCI_MEM_BUS 0x40000000
95#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
96#define CONFIG_PCI_MEM_SIZE 0x10000000
97
98#define CONFIG_PCI_IO_BUS 0x50000000
99#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
100#define CONFIG_PCI_IO_SIZE 0x01000000
101
102#define CONFIG_NET_MULTI 1
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200103#define CONFIG_MII 1
wdenk6c7a1402004-07-11 19:17:20 +0000104#define CONFIG_EEPRO100 1
105#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
106#define CONFIG_NS8382X 1
107
108#define ADD_PCI_CMD CFG_CMD_PCI
109
110#else /* MGT5100 */
111
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200112#define CONFIG_MII 1
wdenk6c7a1402004-07-11 19:17:20 +0000113#define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
114
115#endif
116
117/* Partitions */
118#define CONFIG_MAC_PARTITION
119#define CONFIG_DOS_PARTITION
120
121/* USB */
122#if 1
123#define CONFIG_USB_OHCI
124#define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
125#define CONFIG_USB_STORAGE
126#else
127#define ADD_USB_CMD 0
128#endif
129
130/*
131 * Supported commands
132 */
133#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
134 CFG_CMD_PING | \
135 CFG_CMD_I2C | \
136 CFG_CMD_EEPROM | \
137 CFG_CMD_FAT | \
138 CFG_CMD_IDE | \
wdenk81050922004-07-11 20:04:51 +0000139 ADD_VIDEO_CMD | \
wdenk6c7a1402004-07-11 19:17:20 +0000140 ADD_PCI_CMD | \
141 ADD_USB_CMD)
142
143/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
144#include <cmd_confdefs.h>
145
146#if (TEXT_BASE == 0xFE000000) /* Boot low */
147# define CFG_LOWBOOT 1
148#endif
149
150/*
151 * Autobooting
152 */
153#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
154
wdenk81050922004-07-11 20:04:51 +0000155#define CONFIG_PREBOOT \
156 "setenv stdout serial;setenv stderr serial;" \
157 "echo;" \
wdenk6c7a1402004-07-11 19:17:20 +0000158 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
159 "echo"
160
161#undef CONFIG_BOOTARGS
162
163#define CONFIG_EXTRA_ENV_SETTINGS \
164 "netdev=eth0\0" \
165 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100166 "nfsroot=${serverip}:${rootpath}\0" \
wdenk6c7a1402004-07-11 19:17:20 +0000167 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100168 "addip=setenv bootargs ${bootargs} " \
169 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
170 ":${hostname}:${netdev}:off panic=1\0" \
wdenk6c7a1402004-07-11 19:17:20 +0000171 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100172 "bootm ${kernel_addr}\0" \
wdenk6c7a1402004-07-11 19:17:20 +0000173 "flash_self=run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100174 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
175 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk6c7a1402004-07-11 19:17:20 +0000176 "rootpath=/opt/eldk/ppc_82xx\0" \
177 "bootfile=/tftpboot/MPC5200/uImage\0" \
178 ""
179
180#define CONFIG_BOOTCOMMAND "run flash_self"
181
182#if defined(CONFIG_MPC5200)
183/*
184 * IPB Bus clocking configuration.
185 */
186#undef CFG_IPBSPEED_133 /* define for 133MHz speed */
187#endif
188
189/*
190 * I2C configuration
191 */
192#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
193#define CFG_I2C_MODULE 1 /* Select I2C module #1 or #2 */
194
195#define CFG_I2C_SPEED 100000 /* 100 kHz */
196#define CFG_I2C_SLAVE 0x7F
197
198/*
199 * EEPROM configuration
200 */
201#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
202#define CFG_I2C_EEPROM_ADDR_LEN 1
203#define CFG_EEPROM_PAGE_WRITE_BITS 3
204#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
205
206/*
207 * Flash configuration
208 */
209#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
210#define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
211#if CONFIG_TOTAL5200_REV==2
212# define CFG_MAX_FLASH_BANKS 3 /* max num of flash banks */
213# define CFG_FLASH_BANKS_LIST { CFG_CS5_START, CFG_CS4_START, CFG_BOOTCS_START }
214#else
215# define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks */
216# define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
217#endif
218#define CFG_FLASH_EMPTY_INFO
219#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
220
221#if CONFIG_TOTAL5200_REV==1
222# define CFG_FLASH_BASE 0xFE000000
223# define CFG_FLASH_SIZE 0x02000000
224#elif CONFIG_TOTAL5200_REV==2
225# define CFG_FLASH_BASE 0xFA000000
226# define CFG_FLASH_SIZE 0x06000000
227#endif /* CONFIG_TOTAL5200_REV */
228
wdenk81050922004-07-11 20:04:51 +0000229#if defined(CFG_LOWBOOT)
wdenk6c7a1402004-07-11 19:17:20 +0000230# define CFG_ENV_ADDR 0xFE040000
231#else /* CFG_LOWBOOT */
232# define CFG_ENV_ADDR 0xFFF40000
233#endif /* CFG_LOWBOOT */
234
235/*
236 * Environment settings
237 */
238#define CFG_ENV_IS_IN_FLASH 1
239#define CFG_ENV_SIZE 0x40000
240#define CFG_ENV_SECT_SIZE 0x40000
241#define CONFIG_ENV_OVERWRITE 1
242
243/*
244 * Memory map
245 */
246#define CFG_SDRAM_BASE 0x00000000
247#define CFG_DEFAULT_MBAR 0x80000000
248#define CFG_MBAR 0xF0000000 /* 64 kB */
249#define CFG_FPGA_BASE 0xF0010000 /* 64 kB */
250#define CFG_CPLD_BASE 0xF0020000 /* 64 kB */
wdenk81050922004-07-11 20:04:51 +0000251#define CFG_LCD_BASE 0xF1000000 /* 4096 kB */
wdenk6c7a1402004-07-11 19:17:20 +0000252
253/* Use SRAM until RAM will be available */
254#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
255#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
256
257#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
258#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
259#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
260
261#define CFG_MONITOR_BASE TEXT_BASE
262#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
263# define CFG_RAMBOOT 1
264#endif
265
266#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
267#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
268#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
269
270/*
271 * Ethernet configuration
272 */
273#define CONFIG_MPC5xxx_FEC 1
274/* dummy, 7-wire FEC does not have phy address */
275#define CONFIG_PHY_ADDR 0x00
276
277/*
278 * GPIO configuration
279 *
280 * CS1: SDRAM CS1 disabled, gpio_wkup_6 enabled 0
281 * Reserved 0
282 * ALTs: CAN1/2 on PSC2, SPI on PSC3 00
283 * CS7: Interrupt GPIO on PSC3_5 0
284 * CS8: Interrupt GPIO on PSC3_4 0
285 * ATA: reset default, changed in ATA driver 00
286 * IR_USB_CLK: IrDA/USB 48MHz clock gen. int., pin is GPIO 0
287 * IRDA: reset default, changed in IrDA driver 000
288 * ETHER: reset default, changed in Ethernet driver 0000
289 * PCI_DIS: reset default, changed in PCI driver 0
290 * USB_SE: reset default, changed in USB driver 0
291 * USB: reset default, changed in USB driver 00
292 * PSC3: SPI and UART functionality without CD 1100
293 * Reserved 0
294 * PSC2: CAN1/2 001
295 * Reserved 0
296 * PSC1: reset default, changed in AC'97 driver 000
297 *
298 */
299#define CFG_GPS_PORT_CONFIG 0x00000C10
300
301/*
302 * Miscellaneous configurable options
303 */
304#define CFG_LONGHELP /* undef to save memory */
305#define CFG_PROMPT "=> " /* Monitor Command Prompt */
306#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
307#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
308#else
309#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
310#endif
311#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
312#define CFG_MAXARGS 16 /* max number of command args */
313#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
314
315#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
316#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
317
318#define CFG_LOAD_ADDR 0x100000 /* default load address */
319
320#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
321
322/*
323 * Various low-level settings
324 */
325#if defined(CONFIG_MPC5200)
326#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
327#define CFG_HID0_FINAL HID0_ICE
328#else
329#define CFG_HID0_INIT 0
330#define CFG_HID0_FINAL 0
331#endif
332
333#if defined (CONFIG_MGT5100)
334# define CONFIG_BOARD_EARLY_INIT_R /* switch from CS_BOOT to CS0 */
335#endif
336
337#if CONFIG_TOTAL5200_REV==1
338# define CFG_BOOTCS_START CFG_FLASH_BASE
339# define CFG_BOOTCS_SIZE 0x02000000 /* 32 MB */
340# define CFG_BOOTCS_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
341# define CFG_CS0_START CFG_FLASH_BASE
342# define CFG_CS0_SIZE 0x02000000 /* 32 MB */
343#else
344# define CFG_BOOTCS_START (CFG_CS4_START + CFG_CS4_SIZE)
345# define CFG_BOOTCS_SIZE 0x02000000 /* 32 MB */
346# define CFG_BOOTCS_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
347# define CFG_CS4_START (CFG_CS5_START + CFG_CS5_SIZE)
348# define CFG_CS4_SIZE 0x02000000 /* 32 MB */
349# define CFG_CS4_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
350# define CFG_CS5_START CFG_FLASH_BASE
351# define CFG_CS5_SIZE 0x02000000 /* 32 MB */
352# define CFG_CS5_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
353#endif
354
355#define CFG_CS1_START CFG_FPGA_BASE
356#define CFG_CS1_SIZE 0x00010000 /* 64 kB */
357#define CFG_CS1_CFG 0x0019FF00 /* 25WS, MX, AL, AA, CE, AS_25, DS_32 */
358
359#define CFG_CS2_START CFG_LCD_BASE
wdenk81050922004-07-11 20:04:51 +0000360#define CFG_CS2_SIZE 0x00400000 /* 4096 kB */
wdenk89394042004-08-04 21:56:49 +0000361#define CFG_CS2_CFG 0x0032FD0C /* 50WS, MX, AL, AA, CE, AS_25, DS_16, endian swapping */
wdenk6c7a1402004-07-11 19:17:20 +0000362
363#if CONFIG_TOTAL5200_REV==1
364# define CFG_CS3_START CFG_CPLD_BASE
365# define CFG_CS3_SIZE 0x00010000 /* 64 kB */
366# define CFG_CS3_CFG 0x000ADF00 /* 10WS, MX, AL, CE, AS_25, DS_32 */
367#else
368# define CFG_CS3_START CFG_CPLD_BASE
369# define CFG_CS3_SIZE 0x00010000 /* 64 kB */
370# define CFG_CS3_CFG 0x000AD800 /* 10WS, MX, AL, CE, AS_24, DS_8 */
371#endif
372
373#define CFG_CS_BURST 0x00000000
374#define CFG_CS_DEADCYCLE 0x33333333
375
376/*-----------------------------------------------------------------------
377 * USB stuff
378 *-----------------------------------------------------------------------
379 */
380#define CONFIG_USB_CLOCK 0x0001BBBB
381#define CONFIG_USB_CONFIG 0x00001000
382
383/*-----------------------------------------------------------------------
384 * IDE/ATA stuff Supports IDE harddisk
385 *-----------------------------------------------------------------------
386 */
387
388#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
389
390#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
391#undef CONFIG_IDE_LED /* LED for ide not supported */
392
393#define CONFIG_IDE_RESET /* reset for ide supported */
394#define CONFIG_IDE_PREINIT
395
396#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
397#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
398
399#define CFG_ATA_IDE0_OFFSET 0x0000
400
401#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
402
403/* Offset for data I/O */
404#define CFG_ATA_DATA_OFFSET (0x0060)
405
406/* Offset for normal register accesses */
407#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
408
409/* Offset for alternate registers */
410#define CFG_ATA_ALT_OFFSET (0x005C)
411
412/* Interval between registers */
413#define CFG_ATA_STRIDE 4
414
415#endif /* __CONFIG_H */