blob: d92aff4a9240cdae88bc1b43ee5e2d0e60cf91e3 [file] [log] [blame]
Stefan Roesec157d8e2005-08-01 16:41:48 +02001/*
Stefan Roese84286382005-08-11 18:03:14 +02002 * (C) Copyright 2005
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
Stefan Roesec157d8e2005-08-01 16:41:48 +02004 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/************************************************************************
25 * yosemite.h - configuration for YOSEMITE board
26 ***********************************************************************/
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*-----------------------------------------------------------------------
31 * High Level Configuration Options
32 *----------------------------------------------------------------------*/
Stefan Roese84286382005-08-11 18:03:14 +020033#define CONFIG_YOSEMITE 1 /* Board is Yosemite */
34#define CONFIG_440EP 1 /* Specific PPC440EP support */
35#define CONFIG_4xx 1 /* ... PPC4xx family */
Stefan Roesec157d8e2005-08-01 16:41:48 +020036#define CONFIG_SYS_CLK_FREQ 66666666 /* external freq to pll */
37
Stefan Roese84286382005-08-11 18:03:14 +020038#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
39#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
40
Stefan Roesec157d8e2005-08-01 16:41:48 +020041/*-----------------------------------------------------------------------
42 * Base addresses -- Note these are effective addresses where the
43 * actual resources get mapped (not physical addresses)
44 *----------------------------------------------------------------------*/
Stefan Roese84286382005-08-11 18:03:14 +020045#define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
46#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
47#define CFG_MONITOR_BASE (-CFG_MONITOR_LEN)
48#define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
49#define CFG_FLASH_BASE 0xfc000000 /* start of FLASH */
50#define CFG_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
51#define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
52#define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
53#define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
Stefan Roesec157d8e2005-08-01 16:41:48 +020054
55/*Don't change either of these*/
Stefan Roese84286382005-08-11 18:03:14 +020056#define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals*/
57#define CFG_PCI_BASE 0xe0000000 /* internal PCI regs*/
Stefan Roesec157d8e2005-08-01 16:41:48 +020058/*Don't change either of these*/
59
Stefan Roese84286382005-08-11 18:03:14 +020060#define CFG_USB_DEVICE 0x50000000
61#define CFG_NVRAM_BASE_ADDR 0x80000000
62#define CFG_BCSR_BASE (CFG_NVRAM_BASE_ADDR | 0x2000)
63#define CFG_BOOT_BASE_ADDR 0xf0000000
Stefan Roesec157d8e2005-08-01 16:41:48 +020064
65/*-----------------------------------------------------------------------
66 * Initial RAM & stack pointer (placed in SDRAM)
67 *----------------------------------------------------------------------*/
Stefan Roese84286382005-08-11 18:03:14 +020068#define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */
69#define CFG_INIT_RAM_END (8 << 10)
70#define CFG_GBL_DATA_SIZE 256 /* num bytes initial data*/
Stefan Roesec157d8e2005-08-01 16:41:48 +020071#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
72#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
73
Stefan Roesec157d8e2005-08-01 16:41:48 +020074/*-----------------------------------------------------------------------
75 * Serial Port
76 *----------------------------------------------------------------------*/
Stefan Roesec157d8e2005-08-01 16:41:48 +020077#define CFG_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
Stefan Roese84286382005-08-11 18:03:14 +020078#define CONFIG_BAUDRATE 115200
79#define CONFIG_SERIAL_MULTI 1
Stefan Roesec157d8e2005-08-01 16:41:48 +020080/*define this if you want console on UART1*/
81#undef CONFIG_UART1_CONSOLE
82
83#define CFG_BAUDRATE_TABLE \
84 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
85
86/*-----------------------------------------------------------------------
Stefan Roese84286382005-08-11 18:03:14 +020087 * Environment
Stefan Roesec157d8e2005-08-01 16:41:48 +020088 *----------------------------------------------------------------------*/
Stefan Roese84286382005-08-11 18:03:14 +020089/*
90 * Define here the location of the environment variables (FLASH or EEPROM).
91 * Note: DENX encourages to use redundant environment in FLASH.
92 */
93#if 1
94#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
95#else
96#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
97#endif
Stefan Roesec157d8e2005-08-01 16:41:48 +020098
99/*-----------------------------------------------------------------------
100 * FLASH related
101 *----------------------------------------------------------------------*/
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200102#define CFG_FLASH_CFI /* The flash is CFI compatible */
103#define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
104#define CFG_FLASH_CFI_AMD_RESET 1 /* AMD RESET for STM 29W320DB! */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200105
106#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
107#define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
108
109#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
110#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
111
Stefan Roese278bc4b2006-05-10 15:06:58 +0200112#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
113
Stefan Roesec157d8e2005-08-01 16:41:48 +0200114#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roese84286382005-08-11 18:03:14 +0200115
116#ifdef CFG_ENV_IS_IN_FLASH
117#define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
118#define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
119#define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
120
121/* Address and size of Redundant Environment Sector */
122#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
123#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
124#endif /* CFG_ENV_IS_IN_FLASH */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200125
126/*-----------------------------------------------------------------------
127 * DDR SDRAM
128 *----------------------------------------------------------------------*/
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200129#undef CONFIG_SPD_EEPROM /* Don't use SPD EEPROM for setup */
Stefan Roese84286382005-08-11 18:03:14 +0200130#define CFG_KBYTES_SDRAM (128 * 1024) /* 128MB */
131#define CFG_SDRAM_BANKS (2)
132
Stefan Roesec157d8e2005-08-01 16:41:48 +0200133
134/*-----------------------------------------------------------------------
135 * I2C
136 *----------------------------------------------------------------------*/
137#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
138#undef CONFIG_SOFT_I2C /* I2C bit-banged */
139#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
140#define CFG_I2C_SLAVE 0x7F
141
Stefan Roesec157d8e2005-08-01 16:41:48 +0200142#define CFG_I2C_MULTI_EEPROMS
Stefan Roesec157d8e2005-08-01 16:41:48 +0200143#define CFG_I2C_EEPROM_ADDR (0xa8>>1)
144#define CFG_I2C_EEPROM_ADDR_LEN 1
145#define CFG_EEPROM_PAGE_WRITE_ENABLE
146#define CFG_EEPROM_PAGE_WRITE_BITS 3
147#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
148
Stefan Roese84286382005-08-11 18:03:14 +0200149#ifdef CFG_ENV_IS_IN_EEPROM
150#define CFG_ENV_SIZE 0x200 /* Size of Environment vars */
151#define CFG_ENV_OFFSET 0x0
152#endif /* CFG_ENV_IS_IN_EEPROM */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200153
Stefan Roese84286382005-08-11 18:03:14 +0200154#define CONFIG_PREBOOT "echo;" \
155 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
156 "echo"
157
158#undef CONFIG_BOOTARGS
159
160#define CONFIG_EXTRA_ENV_SETTINGS \
161 "netdev=eth0\0" \
162 "hostname=yosemite\0" \
163 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100164 "nfsroot=${serverip}:${rootpath}\0" \
Stefan Roese84286382005-08-11 18:03:14 +0200165 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100166 "addip=setenv bootargs ${bootargs} " \
167 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
168 ":${hostname}:${netdev}:off panic=1\0" \
169 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
Stefan Roese84286382005-08-11 18:03:14 +0200170 "flash_nfs=run nfsargs addip addtty;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100171 "bootm ${kernel_addr}\0" \
Stefan Roese84286382005-08-11 18:03:14 +0200172 "flash_self=run ramargs addip addtty;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100173 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
174 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
Stefan Roese84286382005-08-11 18:03:14 +0200175 "bootm\0" \
176 "rootpath=/opt/eldk/ppc_4xx\0" \
177 "bootfile=/tftpboot/yosemite/uImage\0" \
178 "kernel_addr=fc000000\0" \
179 "ramdisk_addr=fc100000\0" \
180 "load=tftp 100000 /tftpboot/yosemite/u-boot.bin\0" \
181 "update=protect off fff80000 ffffffff;era fff80000 ffffffff;" \
182 "cp.b 100000 fff80000 80000;" \
183 "setenv filesize;saveenv\0" \
184 "upd=run load;run update\0" \
185 ""
186#define CONFIG_BOOTCOMMAND "run flash_self"
187
188#if 0
189#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
190#else
191#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
192#endif
193
194#define CONFIG_BAUDRATE 115200
195
196#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200197#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
198
Stefan Roese84286382005-08-11 18:03:14 +0200199#define CONFIG_MII 1 /* MII PHY management */
200#define CONFIG_NET_MULTI 1 /* required for netconsole */
201#define CONFIG_PHY1_ADDR 3
Stefan Roesec157d8e2005-08-01 16:41:48 +0200202#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
203#define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200204
Stefan Roese1e25f952005-10-20 16:34:28 +0200205#define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
206
207#define CONFIG_NETCONSOLE /* include NetConsole support */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200208
209/* Partitions */
210#define CONFIG_MAC_PARTITION
211#define CONFIG_DOS_PARTITION
212#define CONFIG_ISO_PARTITION
213
Stefan Roese846b0dd2005-08-08 12:42:22 +0200214#ifdef CONFIG_440EP
Stefan Roesec157d8e2005-08-01 16:41:48 +0200215/* USB */
216#define CONFIG_USB_OHCI
217#define CONFIG_USB_STORAGE
218
219/*Comment this out to enable USB 1.1 device*/
220#define USB_2_0_DEVICE
Stefan Roese846b0dd2005-08-08 12:42:22 +0200221#endif /*CONFIG_440EP*/
Stefan Roesec157d8e2005-08-01 16:41:48 +0200222
223#ifdef DEBUG
224#define CONFIG_PANIC_HANG
225#else
226#define CONFIG_HW_WATCHDOG /* watchdog */
227#endif
228
Stefan Roese84286382005-08-11 18:03:14 +0200229#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
230 CFG_CMD_ASKENV | \
231 CFG_CMD_DHCP | \
232 CFG_CMD_DIAG | \
233 CFG_CMD_ELF | \
234 CFG_CMD_I2C | \
235 CFG_CMD_IRQ | \
236 CFG_CMD_MII | \
237 CFG_CMD_NET | \
238 CFG_CMD_NFS | \
239 CFG_CMD_PCI | \
240 CFG_CMD_PING | \
241 CFG_CMD_REGINFO | \
242 CFG_CMD_SDRAM | \
Stefan Roese3b6748e2005-10-14 15:37:34 +0200243 CFG_CMD_FAT | \
244 CFG_CMD_EXT2 | \
Stefan Roese84286382005-08-11 18:03:14 +0200245 CFG_CMD_USB )
Stefan Roesec157d8e2005-08-01 16:41:48 +0200246
Stefan Roese3b6748e2005-10-14 15:37:34 +0200247#define CONFIG_SUPPORT_VFAT
248
Stefan Roesec157d8e2005-08-01 16:41:48 +0200249/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
250#include <cmd_confdefs.h>
251
252/*
253 * Miscellaneous configurable options
254 */
255#define CFG_LONGHELP /* undef to save memory */
Stefan Roese84286382005-08-11 18:03:14 +0200256#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200257#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
Stefan Roese84286382005-08-11 18:03:14 +0200258#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200259#else
Stefan Roese84286382005-08-11 18:03:14 +0200260#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200261#endif
Stefan Roese84286382005-08-11 18:03:14 +0200262#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
263#define CFG_MAXARGS 16 /* max number of command args */
264#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200265
Stefan Roese84286382005-08-11 18:03:14 +0200266#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
267#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200268
269#define CFG_LOAD_ADDR 0x100000 /* default load address */
Stefan Roese84286382005-08-11 18:03:14 +0200270#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
271#define CONFIG_LYNXKDI 1 /* support kdi files */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200272
Stefan Roese84286382005-08-11 18:03:14 +0200273#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200274
275/*-----------------------------------------------------------------------
276 * PCI stuff
277 *-----------------------------------------------------------------------
278 */
279/* General PCI */
Stefan Roese84286382005-08-11 18:03:14 +0200280#define CONFIG_PCI /* include pci support */
281#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
282#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
283#define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
Stefan Roesec157d8e2005-08-01 16:41:48 +0200284
285/* Board-specific PCI */
Stefan Roese84286382005-08-11 18:03:14 +0200286#define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200287#define CFG_PCI_TARGET_INIT
288#define CFG_PCI_MASTER_INIT
289
Stefan Roese84286382005-08-11 18:03:14 +0200290#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
291#define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200292
293/*
294 * For booting Linux, the board info and command line data
295 * have to be in the first 8 MB of memory, since this is
296 * the maximum mapped by the Linux kernel during initialization.
297 */
298#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roese84286382005-08-11 18:03:14 +0200299
Stefan Roesec157d8e2005-08-01 16:41:48 +0200300/*-----------------------------------------------------------------------
301 * Cache Configuration
302 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200303#define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200304#define CFG_CACHELINE_SIZE 32 /* ... */
305#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
306#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
307#endif
308
309/*
310 * Internal Definitions
311 *
312 * Boot Flags
313 */
314#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
315#define BOOTFLAG_WARM 0x02 /* Software reboot */
316
317#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
318#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
319#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
320#endif
Stefan Roese84286382005-08-11 18:03:14 +0200321
Stefan Roesec157d8e2005-08-01 16:41:48 +0200322#endif /* __CONFIG_H */