blob: efe699538ce95e214c1c69d4b8e07cacc03ae558 [file] [log] [blame]
wdenkce23b152002-10-24 23:29:41 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2000-2005
wdenkce23b152002-10-24 23:29:41 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkce23b152002-10-24 23:29:41 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
21#define CONFIG_R360MPI 1
22
Wolfgang Denk2ae18242010-10-06 09:05:45 +020023#define CONFIG_SYS_TEXT_BASE 0x40000000
24
wdenkce23b152002-10-24 23:29:41 +000025#define CONFIG_LCD
Jeroen Hofstee59155f42013-01-22 10:44:09 +000026#define CONFIG_MPC8XX_LCD
wdenkce23b152002-10-24 23:29:41 +000027#undef CONFIG_EDT32F10
28#define CONFIG_SHARP_LQ057Q3DC02
29
wdenkd791b1d2003-04-20 14:04:18 +000030#define CONFIG_SPLASH_SCREEN
31
wdenkce23b152002-10-24 23:29:41 +000032#define MPC8XX_FACT 1 /* Multiply by 1 */
33#define MPC8XX_XIN 50000000 /* 50 MHz in */
34#define CONFIG_8xx_GCLK_FREQ 50000000 /* define if can't use get_gclk_freq */
35
36#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
37#undef CONFIG_8xx_CONS_SMC2
38#undef CONFIG_8xx_CONS_NONE
wdenk4a6fd342003-04-12 23:38:12 +000039#define CONFIG_BAUDRATE 115200 /* console baudrate in bps */
wdenkce23b152002-10-24 23:29:41 +000040#if 0
wdenkcb4dbb72003-07-16 16:40:22 +000041#define CONFIG_BOOTDELAY 0 /* immediate boot */
wdenkce23b152002-10-24 23:29:41 +000042#else
43#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
44#endif
45
46#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
47
Wolfgang Denk32bf3d12008-03-03 12:16:44 +010048#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenkce23b152002-10-24 23:29:41 +000049
50#undef CONFIG_BOOTARGS
51#define CONFIG_BOOTCOMMAND \
Wolfgang Denk53677ef2008-05-20 16:00:29 +020052 "bootp; " \
53 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
54 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenkce23b152002-10-24 23:29:41 +000055 "bootm"
56
57#undef CONFIG_SCC1_ENET
58#define CONFIG_SCC2_ENET
59
60#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenkce23b152002-10-24 23:29:41 +000062
63#define CONFIG_MISC_INIT_R /* have misc_init_r() function */
64
65#undef CONFIG_WATCHDOG /* watchdog disabled */
66
wdenk4a6fd342003-04-12 23:38:12 +000067#define CONFIG_CAN_DRIVER /* CAN Driver support enabled */
wdenkce23b152002-10-24 23:29:41 +000068
Jon Loeliger18225e82007-07-09 21:31:24 -050069/*
70 * BOOTP options
71 */
72#define CONFIG_BOOTP_SUBNETMASK
73#define CONFIG_BOOTP_GATEWAY
74#define CONFIG_BOOTP_HOSTNAME
75#define CONFIG_BOOTP_BOOTPATH
76#define CONFIG_BOOTP_BOOTFILESIZE
wdenkce23b152002-10-24 23:29:41 +000077
78#define CONFIG_MAC_PARTITION
79#define CONFIG_DOS_PARTITION
80
81#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
82
83#define CONFIG_HARD_I2C 1 /* To I2C with hardware support */
Heiko Schocherea818db2013-01-29 08:53:15 +010084#undef CONFIG_SYS_I2C_SOFT /* To I2C with software support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#define CONFIG_SYS_I2C_SPEED 4700 /* I2C speed and slave address */
86#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenkce23b152002-10-24 23:29:41 +000087
Heiko Schocherea818db2013-01-29 08:53:15 +010088#if defined(CONFIG_SYS_I2C_SOFT)
89#define CONFIG_SYS_SYS_I2C_SOFT_SPEED 4700 /* I2C speed and slave address */
90#define CONFIG_SYS_SYS_I2C_SOFT_SLAVE 0x7F
wdenkce23b152002-10-24 23:29:41 +000091/*
92 * Software (bit-bang) I2C driver configuration
93 */
94#define PB_SCL 0x00000020 /* PB 26 */
95#define PB_SDA 0x00000010 /* PB 27 */
96
97#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
98#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
99#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
100#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
101#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
102 else immr->im_cpm.cp_pbdat &= ~PB_SDA
103#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
104 else immr->im_cpm.cp_pbdat &= ~PB_SCL
105#define I2C_DELAY udelay(50)
Heiko Schocherea818db2013-01-29 08:53:15 +0100106#endif /* #define(CONFIG_SYS_I2C_SOFT) */
wdenkce23b152002-10-24 23:29:41 +0000107
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_I2C_LCD_ADDR 0x8 /* LCD Control */
109#define CONFIG_SYS_I2C_KEY_ADDR 0x9 /* Keyboard coprocessor */
110#define CONFIG_SYS_I2C_TEM_ADDR 0x49 /* Temperature Sensors */
wdenkce23b152002-10-24 23:29:41 +0000111
wdenkce23b152002-10-24 23:29:41 +0000112
Jon Loeligere9a0f8f2007-07-08 15:12:40 -0500113/*
114 * Command line configuration.
115 */
116#include <config_cmd_default.h>
117
118#define CONFIG_CMD_BMP
119#define CONFIG_CMD_BSP
120#define CONFIG_CMD_DATE
121#define CONFIG_CMD_DHCP
122#define CONFIG_CMD_I2C
123#define CONFIG_CMD_IDE
124#define CONFIG_CMD_JFFS2
125#define CONFIG_CMD_NFS
126#define CONFIG_CMD_PCMCIA
127#define CONFIG_CMD_SNTP
128
wdenkce23b152002-10-24 23:29:41 +0000129
130/*
131 * Miscellaneous configurable options
132 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_DEVICE_NULLDEV 1 /* we need the null device */
134#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1 /* must set console from env */
wdenkcb4dbb72003-07-16 16:40:22 +0000135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_LONGHELP /* undef to save memory */
137#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligere9a0f8f2007-07-08 15:12:40 -0500138#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkce23b152002-10-24 23:29:41 +0000140#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkce23b152002-10-24 23:29:41 +0000142#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
144#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
145#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkce23b152002-10-24 23:29:41 +0000146
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
148#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkce23b152002-10-24 23:29:41 +0000149
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkce23b152002-10-24 23:29:41 +0000151
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkce23b152002-10-24 23:29:41 +0000153
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200154/*
155 * JFFS2 partitions
156 */
157/* No command line, one static partition
158 * use all the space starting at offset 3MB*/
Stefan Roese68d7d652009-03-19 13:30:36 +0100159#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200160#define CONFIG_JFFS2_DEV "nor0"
161#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
162#define CONFIG_JFFS2_PART_OFFSET 0x00300000
163
164/* mtdparts command line support */
165/*
Stefan Roese68d7d652009-03-19 13:30:36 +0100166#define CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200167#define MTDIDS_DEFAULT "nor0=r360-0"
168#define MTDPARTS_DEFAULT "mtdparts=r360-0:-@3m(user)"
169*/
wdenkcb4dbb72003-07-16 16:40:22 +0000170
wdenkce23b152002-10-24 23:29:41 +0000171/*
172 * Low Level Configuration Settings
173 * (address mappings, register initial values, etc.)
174 * You should know what you are doing if you make changes here.
175 */
176/*-----------------------------------------------------------------------
177 * Internal Memory Mapped Register
178 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_IMMR 0xFF000000
wdenkce23b152002-10-24 23:29:41 +0000180
181/*-----------------------------------------------------------------------
182 * Definitions for initial stack pointer and data area (in DPRAM)
183 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200185#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200186#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkce23b152002-10-24 23:29:41 +0000188
189/*-----------------------------------------------------------------------
190 * Start addresses for the final memory configuration
191 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkce23b152002-10-24 23:29:41 +0000193 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_SDRAM_BASE 0x00000000
195#define CONFIG_SYS_FLASH_BASE 0x40000000
wdenkce23b152002-10-24 23:29:41 +0000196#if defined(DEBUG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenkce23b152002-10-24 23:29:41 +0000198#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
wdenkce23b152002-10-24 23:29:41 +0000200#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
202#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkce23b152002-10-24 23:29:41 +0000203
204/*
205 * For booting Linux, the board info and command line data
206 * have to be in the first 8 MB of memory, since this is
207 * the maximum mapped by the Linux kernel during initialization.
208 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkce23b152002-10-24 23:29:41 +0000210
211/*-----------------------------------------------------------------------
212 * FLASH organization
213 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
215#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
wdenkce23b152002-10-24 23:29:41 +0000216
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
218#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkce23b152002-10-24 23:29:41 +0000219
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200220#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200221#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment */
222#define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment sector */
223#define CONFIG_ENV_SIZE 0x4000 /* Used Size of Environment sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
wdenkce23b152002-10-24 23:29:41 +0000225
226/*-----------------------------------------------------------------------
227 * Cache Configuration
228 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeligere9a0f8f2007-07-08 15:12:40 -0500230#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenkce23b152002-10-24 23:29:41 +0000232#endif
233
234/*-----------------------------------------------------------------------
235 * SYPCR - System Protection Control 11-9
236 * SYPCR can only be written once after reset!
237 *-----------------------------------------------------------------------
238 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
239 */
240#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkce23b152002-10-24 23:29:41 +0000242 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
243#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenkce23b152002-10-24 23:29:41 +0000245#endif
246
247/*-----------------------------------------------------------------------
248 * SIUMCR - SIU Module Configuration 11-6
249 *-----------------------------------------------------------------------
250 * PCMCIA config., multi-function pin tri-state
251 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenkce23b152002-10-24 23:29:41 +0000253
254/*-----------------------------------------------------------------------
255 * TBSCR - Time Base Status and Control 11-26
256 *-----------------------------------------------------------------------
257 * Clear Reference Interrupt Status, Timebase freezing enabled
258 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
wdenkce23b152002-10-24 23:29:41 +0000260
261/*-----------------------------------------------------------------------
262 * RTCSC - Real-Time Clock Status and Control Register 11-27
263 *-----------------------------------------------------------------------
264 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenkce23b152002-10-24 23:29:41 +0000266
267/*-----------------------------------------------------------------------
268 * PISCR - Periodic Interrupt Status and Control 11-31
269 *-----------------------------------------------------------------------
270 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
271 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenkce23b152002-10-24 23:29:41 +0000273
274/*-----------------------------------------------------------------------
275 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
276 *-----------------------------------------------------------------------
277 * Reset PLL lock status sticky bit, timer expired status bit and timer
278 * interrupt status bit
279 *
280 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
281 */
282#ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_PLPRCR \
wdenkce23b152002-10-24 23:29:41 +0000284 ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
285#else /* up to 50 MHz we use a 1:1 clock */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
wdenkce23b152002-10-24 23:29:41 +0000287#endif /* CONFIG_80MHz */
288
289/*-----------------------------------------------------------------------
290 * SCCR - System Clock and reset Control Register 15-27
291 *-----------------------------------------------------------------------
292 * Set clock output, timebase and RTC source and divider,
293 * power management and some other internal clocks
294 */
295#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_SCCR (SCCR_TBS | \
wdenkce23b152002-10-24 23:29:41 +0000297 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
298 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
299 SCCR_DFALCD00)
300
301/*-----------------------------------------------------------------------
302 * PCMCIA stuff
303 *-----------------------------------------------------------------------
304 *
305 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
307#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
308#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
309#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
310#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
311#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
312#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
313#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenkce23b152002-10-24 23:29:41 +0000314
315/*-----------------------------------------------------------------------
316 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
317 *-----------------------------------------------------------------------
318 */
319
320#if 1
Pavel Herrmann8d1165e11a2012-10-09 07:01:56 +0000321#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
wdenkce23b152002-10-24 23:29:41 +0000322#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
323
324#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
325#undef CONFIG_IDE_LED /* LED for ide not supported */
326#undef CONFIG_IDE_RESET /* reset for ide not supported */
327
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
329#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenkce23b152002-10-24 23:29:41 +0000330
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenkce23b152002-10-24 23:29:41 +0000332
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenkce23b152002-10-24 23:29:41 +0000334
335/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenkce23b152002-10-24 23:29:41 +0000337
338/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenkce23b152002-10-24 23:29:41 +0000340
341/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenkce23b152002-10-24 23:29:41 +0000343#endif
344
345/*-----------------------------------------------------------------------
346 *
347 *-----------------------------------------------------------------------
348 *
349 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_DER 0
wdenkce23b152002-10-24 23:29:41 +0000351
352/*
353 * Init Memory Controller:
354 *
355 * BR0/1 and OR0/1 (FLASH)
356 */
357
358#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
359
360/* used to re-map FLASH both when starting from SRAM or FLASH:
361 * restrict access enough to keep SRAM working (if any)
362 * but not too much to meddle with FLASH accesses
363 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
365#define CONFIG_SYS_PRELIM_OR_AM 0xFF000000 /* OR addr mask */
wdenkce23b152002-10-24 23:29:41 +0000366
367/*
368 * FLASH timing:
369 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200370#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_SCY_7_CLK | OR_BI)
wdenkce23b152002-10-24 23:29:41 +0000371
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200372#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
373#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
374#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
wdenkce23b152002-10-24 23:29:41 +0000375
376
377/*
wdenk4a6fd342003-04-12 23:38:12 +0000378 * BR2 and OR2 (SDRAM)
wdenkce23b152002-10-24 23:29:41 +0000379 *
380 */
wdenk4a6fd342003-04-12 23:38:12 +0000381#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
wdenkce23b152002-10-24 23:29:41 +0000382#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
383
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384#define CONFIG_SYS_PRELIM_OR2_AM 0xF8000000 /* OR addr mask */
wdenkce23b152002-10-24 23:29:41 +0000385
386/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387#define CONFIG_SYS_OR_TIMING_SDRAM (OR_ACS_DIV1 | OR_CSNT_SAM | \
wdenkce23b152002-10-24 23:29:41 +0000388 OR_SCY_0_CLK | OR_G5LS)
389
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200390#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR2_AM | CONFIG_SYS_OR_TIMING_SDRAM )
391#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenk4a6fd342003-04-12 23:38:12 +0000392
393/*
394 * BR3 and OR3 (CAN Controller)
395 */
396#ifdef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200397#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN base address */
398#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
399#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA |OR_BI)
400#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
wdenk4a6fd342003-04-12 23:38:12 +0000401 BR_PS_8 | BR_MS_UPMB | BR_V)
402#endif /* CONFIG_CAN_DRIVER */
wdenkce23b152002-10-24 23:29:41 +0000403
404
405/*
406 * Memory Periodic Timer Prescaler
407 *
408 * The Divider for PTA (refresh timer) configuration is based on an
409 * example SDRAM configuration (64 MBit, one bank). The adjustment to
410 * the number of chip selects (NCS) and the actually needed refresh
411 * rate is done by setting MPTPR.
412 *
413 * PTA is calculated from
414 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
415 *
416 * gclk CPU clock (not bus clock!)
417 * Trefresh Refresh cycle * 4 (four word bursts used)
418 *
419 * 4096 Rows from SDRAM example configuration
420 * 1000 factor s -> ms
421 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
422 * 4 Number of refresh cycles per period
423 * 64 Refresh cycle in ms per number of rows
424 * --------------------------------------------
425 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
426 *
427 * 50 MHz => 50.000.000 / Divider = 98
428 * 66 Mhz => 66.000.000 / Divider = 129
429 * 80 Mhz => 80.000.000 / Divider = 156
430 */
431#if defined(CONFIG_80MHz)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200432#define CONFIG_SYS_MAMR_PTA 156
wdenkce23b152002-10-24 23:29:41 +0000433#elif defined(CONFIG_66MHz)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200434#define CONFIG_SYS_MAMR_PTA 129
wdenkce23b152002-10-24 23:29:41 +0000435#else /* 50 MHz */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436#define CONFIG_SYS_MAMR_PTA 98
wdenkce23b152002-10-24 23:29:41 +0000437#endif /*CONFIG_??MHz */
438
439/*
440 * For 16 MBit, refresh rates could be 31.3 us
441 * (= 64 ms / 2K = 125 / quad bursts).
442 * For a simpler initialization, 15.6 us is used instead.
443 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200444 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
445 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
wdenkce23b152002-10-24 23:29:41 +0000446 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200447#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
448#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenkce23b152002-10-24 23:29:41 +0000449
450/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200451#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
452#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenkce23b152002-10-24 23:29:41 +0000453
454/*
455 * MAMR settings for SDRAM
456 */
457
458/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200459#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkce23b152002-10-24 23:29:41 +0000460 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
461 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
462/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200463#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkce23b152002-10-24 23:29:41 +0000464 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
465 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
466
wdenkce23b152002-10-24 23:29:41 +0000467#endif /* __CONFIG_H */