blob: 025c7de2d13bc9a05da1c3885ab01ff88429bf43 [file] [log] [blame]
Pavel Machek5095ee02014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
Dinh Nguyen48275c92015-12-03 16:05:59 -06006#ifndef __CONFIG_SOCFPGA_COMMON_H__
7#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5095ee02014-09-08 14:08:45 +02008
Pavel Machek5095ee02014-09-08 14:08:45 +02009/* Virtual target or real hardware */
10#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
11
Pavel Machek5095ee02014-09-08 14:08:45 +020012/*
13 * High level configuration
14 */
Pavel Machek5095ee02014-09-08 14:08:45 +020015#define CONFIG_CLOCKS
16
Pavel Machek5095ee02014-09-08 14:08:45 +020017#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
18
19#define CONFIG_TIMESTAMP /* Print image info with timestamp */
20
Marek Vasutdc0a1a02016-02-11 13:59:46 +010021/* add target to build it automatically upon "make" */
22#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
23
Pavel Machek5095ee02014-09-08 14:08:45 +020024/*
25 * Memory configurations
26 */
27#define CONFIG_NR_DRAM_BANKS 1
28#define PHYS_SDRAM_1 0x0
Marek Vasut0223a952014-11-04 04:25:09 +010029#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5095ee02014-09-08 14:08:45 +020030#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
31#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
Ley Foon Tan1b259402017-04-26 02:44:46 +080032#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5095ee02014-09-08 14:08:45 +020033#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasut7599b532015-07-12 15:23:28 +020034#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Ley Foon Tan1b259402017-04-26 02:44:46 +080035#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
36#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
37#define CONFIG_SYS_INIT_RAM_SIZE 0x40000 /* 256KB */
38#endif
Marek Vasut7599b532015-07-12 15:23:28 +020039#define CONFIG_SYS_INIT_SP_OFFSET \
40 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
41#define CONFIG_SYS_INIT_SP_ADDR \
42 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5095ee02014-09-08 14:08:45 +020043
44#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Pavel Machek5095ee02014-09-08 14:08:45 +020045
46/*
47 * U-Boot general configurations
48 */
Pavel Machek5095ee02014-09-08 14:08:45 +020049#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
Pavel Machek5095ee02014-09-08 14:08:45 +020050 /* Print buffer size */
51#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
52#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
53 /* Boot argument buffer size */
Pavel Machek5095ee02014-09-08 14:08:45 +020054
Marek Vasutea082342015-12-05 20:08:21 +010055#ifndef CONFIG_SYS_HOSTNAME
56#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
57#endif
58
Pavel Machek5095ee02014-09-08 14:08:45 +020059/*
60 * Cache
61 */
Pavel Machek5095ee02014-09-08 14:08:45 +020062#define CONFIG_SYS_L2_PL310
63#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
64
65/*
Marek Vasut8a78ca92014-09-27 01:18:29 +020066 * EPCS/EPCQx1 Serial Flash Controller
67 */
68#ifdef CONFIG_ALTERA_SPI
Marek Vasut8a78ca92014-09-27 01:18:29 +020069#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasut8a78ca92014-09-27 01:18:29 +020070/*
71 * The base address is configurable in QSys, each board must specify the
72 * base address based on it's particular FPGA configuration. Please note
73 * that the address here is incremented by 0x400 from the Base address
74 * selected in QSys, since the SPI registers are at offset +0x400.
75 * #define CONFIG_SYS_SPI_BASE 0xff240400
76 */
77#endif
78
79/*
Pavel Machek5095ee02014-09-08 14:08:45 +020080 * Ethernet on SoC (EMAC)
81 */
82#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5095ee02014-09-08 14:08:45 +020083#define CONFIG_DW_ALTDESCRIPTOR
84#define CONFIG_MII
Pavel Machek5095ee02014-09-08 14:08:45 +020085#endif
86
87/*
88 * FPGA Driver
89 */
90#ifdef CONFIG_CMD_FPGA
Pavel Machek5095ee02014-09-08 14:08:45 +020091#define CONFIG_FPGA_COUNT 1
92#endif
Tien Fong Chee9af91b72017-07-26 13:05:44 +080093
Pavel Machek5095ee02014-09-08 14:08:45 +020094/*
95 * L4 OSC1 Timer 0
96 */
97/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
98#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
99#define CONFIG_SYS_TIMER_COUNTS_DOWN
100#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
101#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
102#define CONFIG_SYS_TIMER_RATE 2400000
103#else
104#define CONFIG_SYS_TIMER_RATE 25000000
105#endif
106
107/*
108 * L4 Watchdog
109 */
110#ifdef CONFIG_HW_WATCHDOG
111#define CONFIG_DESIGNWARE_WATCHDOG
112#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
113#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Andy Shevchenkoea926512017-07-05 20:44:08 +0300114#define CONFIG_WATCHDOG_TIMEOUT_MSECS 30000
Pavel Machek5095ee02014-09-08 14:08:45 +0200115#endif
116
117/*
118 * MMC Driver
119 */
120#ifdef CONFIG_CMD_MMC
Pavel Machek5095ee02014-09-08 14:08:45 +0200121#define CONFIG_BOUNCE_BUFFER
Pavel Machek5095ee02014-09-08 14:08:45 +0200122/* FIXME */
123/* using smaller max blk cnt to avoid flooding the limited stack we have */
124#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
125#endif
126
Stefan Roese7fb0f592014-11-07 12:37:52 +0100127/*
Marek Vasutc339ea52015-12-20 04:00:46 +0100128 * NAND Support
129 */
130#ifdef CONFIG_NAND_DENALI
131#define CONFIG_SYS_MAX_NAND_DEVICE 1
Marek Vasutc339ea52015-12-20 04:00:46 +0100132#define CONFIG_SYS_NAND_ONFI_DETECTION
Marek Vasutc339ea52015-12-20 04:00:46 +0100133#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
134#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
Marek Vasutc339ea52015-12-20 04:00:46 +0100135#endif
136
137/*
Stefan Roeseebcaf962014-10-30 09:33:13 +0100138 * I2C support
139 */
Dinh Nguyen28789422018-04-04 17:18:21 -0500140#ifndef CONFIG_DM_I2C
Stefan Roeseebcaf962014-10-30 09:33:13 +0100141#define CONFIG_SYS_I2C
Stefan Roeseebcaf962014-10-30 09:33:13 +0100142#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
143#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
144#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
145#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
146/* Using standard mode which the speed up to 100Kb/s */
147#define CONFIG_SYS_I2C_SPEED 100000
148#define CONFIG_SYS_I2C_SPEED1 100000
149#define CONFIG_SYS_I2C_SPEED2 100000
150#define CONFIG_SYS_I2C_SPEED3 100000
151/* Address of device when used as slave */
152#define CONFIG_SYS_I2C_SLAVE 0x02
153#define CONFIG_SYS_I2C_SLAVE1 0x02
154#define CONFIG_SYS_I2C_SLAVE2 0x02
155#define CONFIG_SYS_I2C_SLAVE3 0x02
156#ifndef __ASSEMBLY__
157/* Clock supplied to I2C controller in unit of MHz */
158unsigned int cm_get_l4_sp_clk_hz(void);
159#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
160#endif
Dinh Nguyen28789422018-04-04 17:18:21 -0500161#endif /* CONFIG_DM_I2C */
Stefan Roeseebcaf962014-10-30 09:33:13 +0100162
Pavel Machek5095ee02014-09-08 14:08:45 +0200163/*
Stefan Roese7fb0f592014-11-07 12:37:52 +0100164 * QSPI support
165 */
Stefan Roese7fb0f592014-11-07 12:37:52 +0100166/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutcbc95442015-07-21 16:17:39 +0200167#ifndef CONFIG_SPL_BUILD
Stefan Roese7fb0f592014-11-07 12:37:52 +0100168#define CONFIG_SPI_FLASH_MTD
Marek Vasut55b43122015-07-24 06:15:14 +0200169#define CONFIG_MTD_DEVICE
170#define CONFIG_MTD_PARTITIONS
Marek Vasutcbc95442015-07-21 16:17:39 +0200171#endif
Stefan Roese7fb0f592014-11-07 12:37:52 +0100172/* QSPI reference clock */
173#ifndef __ASSEMBLY__
174unsigned int cm_get_qspi_controller_clk_hz(void);
175#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
176#endif
Stefan Roese7fb0f592014-11-07 12:37:52 +0100177
Marek Vasut0c745d02015-08-19 23:23:53 +0200178/*
179 * Designware SPI support
180 */
Stefan Roesea6e73592014-11-07 13:50:34 +0100181
Stefan Roese7fb0f592014-11-07 12:37:52 +0100182/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200183 * Serial Driver
184 */
Pavel Machek5095ee02014-09-08 14:08:45 +0200185#define CONFIG_SYS_NS16550_SERIAL
186#define CONFIG_SYS_NS16550_REG_SIZE -4
Pavel Machek5095ee02014-09-08 14:08:45 +0200187#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
188#define CONFIG_SYS_NS16550_CLK 1000000
Ley Foon Tan1b259402017-04-26 02:44:46 +0800189#elif defined(CONFIG_TARGET_SOCFPGA_GEN5)
190#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
Pavel Machek5095ee02014-09-08 14:08:45 +0200191#define CONFIG_SYS_NS16550_CLK 100000000
Ley Foon Tan1b259402017-04-26 02:44:46 +0800192#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
193#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART1_ADDRESS
194#define CONFIG_SYS_NS16550_CLK 50000000
Pavel Machek5095ee02014-09-08 14:08:45 +0200195#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200196
197/*
Marek Vasut20cadbb2014-10-24 23:34:25 +0200198 * USB
199 */
Marek Vasut20cadbb2014-10-24 23:34:25 +0200200
201/*
Marek Vasut0223a952014-11-04 04:25:09 +0100202 * USB Gadget (DFU, UMS)
203 */
204#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Marek Vasut55ce55f2016-10-29 21:15:56 +0200205#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
Marek Vasut0223a952014-11-04 04:25:09 +0100206#define DFU_DEFAULT_POLL_TIMEOUT 300
207
208/* USB IDs */
Sam Protsenkoe6c0bc02016-04-13 14:20:30 +0300209#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
210#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut0223a952014-11-04 04:25:09 +0100211#endif
212
213/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200214 * U-Boot environment
215 */
Stefan Roeseead2fb22016-03-03 16:57:38 +0100216#if !defined(CONFIG_ENV_SIZE)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700217#define CONFIG_ENV_SIZE (8 * 1024)
Stefan Roeseead2fb22016-03-03 16:57:38 +0100218#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200219
Chin Liang See79cc48e2015-12-21 21:02:45 +0800220/* Environment for SDMMC boot */
221#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700222#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
223#define CONFIG_ENV_OFFSET (34 * 512) /* just after the GPT */
Chin Liang See79cc48e2015-12-21 21:02:45 +0800224#endif
225
Chin Liang Seeec8b7522016-02-24 16:50:22 +0800226/* Environment for QSPI boot */
227#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
228#define CONFIG_ENV_OFFSET 0x00100000
229#define CONFIG_ENV_SECT_SIZE (64 * 1024)
230#endif
231
Pavel Machek5095ee02014-09-08 14:08:45 +0200232/*
Chin Liang See55702fe2015-12-21 23:01:51 +0800233 * mtd partitioning for serial NOR flash
234 *
235 * device nor0 <ff705000.spi.0>, # parts = 6
236 * #: name size offset mask_flags
237 * 0: u-boot 0x00100000 0x00000000 0
238 * 1: env1 0x00040000 0x00100000 0
239 * 2: env2 0x00040000 0x00140000 0
240 * 3: UBI 0x03e80000 0x00180000 0
241 * 4: boot 0x00e80000 0x00180000 0
242 * 5: rootfs 0x01000000 0x01000000 0
243 *
244 */
Chin Liang See55702fe2015-12-21 23:01:51 +0800245
246/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200247 * SPL
Marek Vasut34584d12014-10-16 12:25:40 +0200248 *
249 * SRAM Memory layout:
250 *
251 * 0xFFFF_0000 ...... Start of SRAM
252 * 0xFFFF_xxxx ...... Top of stack (grows down)
253 * 0xFFFF_yyyy ...... Malloc area
254 * 0xFFFF_zzzz ...... Global Data
255 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5095ee02014-09-08 14:08:45 +0200256 */
Marek Vasut34584d12014-10-16 12:25:40 +0200257#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Ley Foon Tan1b259402017-04-26 02:44:46 +0800258#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Pavel Machek5095ee02014-09-08 14:08:45 +0200259
Marek Vasutd3f34e72015-07-10 00:04:23 +0200260/* SPL SDMMC boot support */
261#ifdef CONFIG_SPL_MMC_SUPPORT
262#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
Marek Vasutd3f34e72015-07-10 00:04:23 +0200263#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Dalon Westergreen451e8242017-04-13 07:30:29 -0700264#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
265#endif
266#else
267#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
268#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasutd3f34e72015-07-10 00:04:23 +0200269#endif
270#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200271
Marek Vasut346d6f52015-07-21 07:50:03 +0200272/* SPL QSPI boot support */
273#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasut346d6f52015-07-21 07:50:03 +0200274#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
275#endif
276
Marek Vasutc339ea52015-12-20 04:00:46 +0100277/* SPL NAND boot support */
278#ifdef CONFIG_SPL_NAND_SUPPORT
Marek Vasutc339ea52015-12-20 04:00:46 +0100279#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
280#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
281#endif
282
Dinh Nguyena717b812015-03-30 17:01:12 -0500283/*
284 * Stack setup
285 */
286#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
287
Dalon Westergreen451e8242017-04-13 07:30:29 -0700288/* Extra Environment */
289#ifndef CONFIG_SPL_BUILD
Dalon Westergreen451e8242017-04-13 07:30:29 -0700290
Simon Goldschmidt1c7fa792018-01-25 07:18:27 +0100291#ifdef CONFIG_CMD_DHCP
292#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
293#else
294#define BOOT_TARGET_DEVICES_DHCP(func)
295#endif
296
Joe Hershberger86271b32018-04-13 15:26:40 -0500297#if defined(CONFIG_CMD_PXE) && defined(CONFIG_CMD_DHCP)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700298#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
299#else
300#define BOOT_TARGET_DEVICES_PXE(func)
301#endif
302
303#ifdef CONFIG_CMD_MMC
304#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
305#else
306#define BOOT_TARGET_DEVICES_MMC(func)
307#endif
308
309#define BOOT_TARGET_DEVICES(func) \
310 BOOT_TARGET_DEVICES_MMC(func) \
311 BOOT_TARGET_DEVICES_PXE(func) \
Simon Goldschmidt1c7fa792018-01-25 07:18:27 +0100312 BOOT_TARGET_DEVICES_DHCP(func)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700313
314#include <config_distro_bootcmd.h>
315
316#ifndef CONFIG_EXTRA_ENV_SETTINGS
317#define CONFIG_EXTRA_ENV_SETTINGS \
318 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
319 "bootm_size=0xa000000\0" \
320 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
321 "fdt_addr_r=0x02000000\0" \
322 "scriptaddr=0x02100000\0" \
323 "pxefile_addr_r=0x02200000\0" \
324 "ramdisk_addr_r=0x02300000\0" \
325 BOOTENV
326
327#endif
328#endif
329
Dinh Nguyen48275c92015-12-03 16:05:59 -0600330#endif /* __CONFIG_SOCFPGA_COMMON_H__ */