blob: 69a54cb91f50096090cef591fcddf1cfad39be9e [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*
2 * armboot - Startup Code for ARM920 CPU-core
3 *
4 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
5 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundel792a09e2009-05-13 10:54:10 +02006 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
wdenkfe8c2802002-11-03 00:38:21 +00007 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020027#include <asm-offsets.h>
Wolfgang Denk9689ddc2009-07-27 10:06:39 +020028#include <common.h>
wdenkfe8c2802002-11-03 00:38:21 +000029#include <config.h>
wdenkfe8c2802002-11-03 00:38:21 +000030
31/*
32 *************************************************************************
33 *
34 * Jump vector table as in table 3.1 in [1]
35 *
36 *************************************************************************
37 */
38
39
40.globl _start
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +090041_start: b start_code
wdenkfe8c2802002-11-03 00:38:21 +000042 ldr pc, _undefined_instruction
43 ldr pc, _software_interrupt
44 ldr pc, _prefetch_abort
45 ldr pc, _data_abort
46 ldr pc, _not_used
47 ldr pc, _irq
48 ldr pc, _fiq
49
50_undefined_instruction: .word undefined_instruction
51_software_interrupt: .word software_interrupt
52_prefetch_abort: .word prefetch_abort
53_data_abort: .word data_abort
54_not_used: .word not_used
55_irq: .word irq
56_fiq: .word fiq
57
58 .balignl 16,0xdeadbeef
59
60
61/*
62 *************************************************************************
63 *
Peter Pearse80767a62007-09-05 16:04:41 +010064 * Startup Code (called from the ARM reset exception vector)
wdenkfe8c2802002-11-03 00:38:21 +000065 *
66 * do important init only if we don't start from memory!
67 * relocate armboot to ram
68 * setup stack
69 * jump to second stage
70 *
71 *************************************************************************
72 */
73
Heiko Schochercc7cdcb2010-09-17 13:10:43 +020074.globl _TEXT_BASE
wdenkfe8c2802002-11-03 00:38:21 +000075_TEXT_BASE:
Wolfgang Denk14d0a022010-10-07 21:51:12 +020076 .word CONFIG_SYS_TEXT_BASE
wdenkfe8c2802002-11-03 00:38:21 +000077
wdenkfe8c2802002-11-03 00:38:21 +000078/*
wdenkf6e20fc2004-02-08 19:38:38 +000079 * These are defined in the board-specific linker script.
Albert Aribaud3336ca62010-11-25 22:45:02 +010080 * Subtracting _start from them lets the linker put their
81 * relative position in the executable instead of leaving
82 * them null.
wdenkfe8c2802002-11-03 00:38:21 +000083 */
Albert Aribaud3336ca62010-11-25 22:45:02 +010084.globl _bss_start_ofs
85_bss_start_ofs:
86 .word __bss_start - _start
wdenkf6e20fc2004-02-08 19:38:38 +000087
Albert Aribaud3336ca62010-11-25 22:45:02 +010088.globl _bss_end_ofs
89_bss_end_ofs:
90 .word _end - _start
wdenkfe8c2802002-11-03 00:38:21 +000091
wdenkfe8c2802002-11-03 00:38:21 +000092#ifdef CONFIG_USE_IRQ
93/* IRQ stack memory (calculated at run-time) */
94.globl IRQ_STACK_START
95IRQ_STACK_START:
96 .word 0x0badc0de
97
98/* IRQ stack memory (calculated at run-time) */
99.globl FIQ_STACK_START
100FIQ_STACK_START:
101 .word 0x0badc0de
102#endif
103
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200104/* IRQ stack memory (calculated at run-time) + 8 bytes */
105.globl IRQ_STACK_START_IN
106IRQ_STACK_START_IN:
107 .word 0x0badc0de
wdenkfe8c2802002-11-03 00:38:21 +0000108
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200109/*
110 * the actual start code
111 */
112
113start_code:
114 /*
115 * set the cpu to SVC32 mode
116 */
117 mrs r0, cpsr
118 bic r0, r0, #0x1f
119 orr r0, r0, #0xd3
120 msr cpsr, r0
121
122 bl coloured_LED_init
123 bl red_LED_on
124
125#if defined(CONFIG_AT91RM9200DK) || defined(CONFIG_AT91RM9200EK)
126 /*
127 * relocate exception table
128 */
129 ldr r0, =_start
130 ldr r1, =0x0
131 mov r2, #16
132copyex:
133 subs r2, r2, #1
134 ldr r3, [r0], #4
135 str r3, [r1], #4
136 bne copyex
137#endif
138
139#ifdef CONFIG_S3C24X0
140 /* turn off the watchdog */
141
142# if defined(CONFIG_S3C2400)
143# define pWTCON 0x15300000
144# define INTMSK 0x14400008 /* Interupt-Controller base addresses */
145# define CLKDIVN 0x14800014 /* clock divisor register */
146#else
147# define pWTCON 0x53000000
148# define INTMSK 0x4A000008 /* Interupt-Controller base addresses */
149# define INTSUBMSK 0x4A00001C
150# define CLKDIVN 0x4C000014 /* clock divisor register */
151# endif
152
153 ldr r0, =pWTCON
154 mov r1, #0x0
155 str r1, [r0]
156
157 /*
158 * mask all IRQs by setting all bits in the INTMR - default
159 */
160 mov r1, #0xffffffff
161 ldr r0, =INTMSK
162 str r1, [r0]
163# if defined(CONFIG_S3C2410)
164 ldr r1, =0x3ff
165 ldr r0, =INTSUBMSK
166 str r1, [r0]
167# endif
168
169 /* FCLK:HCLK:PCLK = 1:2:4 */
170 /* default FCLK is 120 MHz ! */
171 ldr r0, =CLKDIVN
172 mov r1, #3
173 str r1, [r0]
174#endif /* CONFIG_S3C24X0 */
175
176 /*
177 * we do sys-critical inits only at reboot,
178 * not when booting from ram!
179 */
180#ifndef CONFIG_SKIP_LOWLEVEL_INIT
181 bl cpu_init_crit
182#endif
183
184/* Set stackpointer in internal RAM to call board_init_f */
185call_board_init_f:
186 ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
Heiko Schocher296cae72010-11-12 07:53:55 +0100187 bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200188 ldr r0,=0x00000000
189 bl board_init_f
190
191/*------------------------------------------------------------------------------*/
192
193/*
194 * void relocate_code (addr_sp, gd, addr_moni)
195 *
196 * This "function" does not return, instead it continues in RAM
197 * after relocating the monitor code.
198 *
199 */
200 .globl relocate_code
201relocate_code:
202 mov r4, r0 /* save addr_sp */
203 mov r5, r1 /* save addr of gd */
204 mov r6, r2 /* save addr of destination */
205 mov r7, r2 /* save addr of destination */
206
207 /* Set up the stack */
208stack_setup:
209 mov sp, r4
210
211 adr r0, _start
212 ldr r2, _TEXT_BASE
Albert Aribaud3336ca62010-11-25 22:45:02 +0100213 ldr r3, _bss_start_ofs
214 add r2, r0, r3 /* r2 <- source end address */
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200215 cmp r0, r6
216 beq clear_bss
217
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200218copy_loop:
219 ldmia r0!, {r9-r10} /* copy from source address [r0] */
220 stmia r6!, {r9-r10} /* copy to target address [r1] */
Albert Aribaudda90d4c2010-10-05 16:06:39 +0200221 cmp r0, r2 /* until source end address [r2] */
222 blo copy_loop
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200223
224#ifndef CONFIG_PRELOADER
Albert Aribaud3336ca62010-11-25 22:45:02 +0100225 /*
226 * fix .rel.dyn relocations
227 */
228 ldr r0, _TEXT_BASE /* r0 <- Text base */
229 sub r9, r7, r0 /* r9 <- relocation offset */
230 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
231 add r10, r10, r0 /* r10 <- sym table in FLASH */
232 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
233 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
234 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
235 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200236fixloop:
Albert Aribaud3336ca62010-11-25 22:45:02 +0100237 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
238 add r0, r0, r9 /* r0 <- location to fix up in RAM */
239 ldr r1, [r2, #4]
240 and r8, r1, #0xff
241 cmp r8, #23 /* relative fixup? */
242 beq fixrel
243 cmp r8, #2 /* absolute fixup? */
244 beq fixabs
245 /* ignore unknown type of fixup */
246 b fixnext
247fixabs:
248 /* absolute fix: set location to (offset) symbol value */
249 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
250 add r1, r10, r1 /* r1 <- address of symbol in table */
251 ldr r1, [r1, #4] /* r1 <- symbol value */
252 add r1, r9 /* r1 <- relocated sym addr */
253 b fixnext
254fixrel:
255 /* relative fix: increase location by offset */
256 ldr r1, [r0]
257 add r1, r1, r9
258fixnext:
259 str r1, [r0]
260 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200261 cmp r2, r3
Wolfgang Denk79e63132010-10-23 23:22:38 +0200262 blo fixloop
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200263#endif
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200264
265clear_bss:
266#ifndef CONFIG_PRELOADER
Albert Aribaud3336ca62010-11-25 22:45:02 +0100267 ldr r0, _bss_start_ofs
268 ldr r1, _bss_end_ofs
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200269 ldr r3, _TEXT_BASE /* Text base */
270 mov r4, r7 /* reloc addr */
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200271 add r0, r0, r4
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200272 add r1, r1, r4
273 mov r2, #0x00000000 /* clear */
274
275clbss_l:str r2, [r0] /* clear loop... */
276 add r0, r0, #4
277 cmp r0, r1
278 bne clbss_l
279
280 bl coloured_LED_init
281 bl red_LED_on
282#endif
283
284/*
285 * We are done. Do not return, instead branch to second part of board
286 * initialization, now running from RAM.
287 */
288#ifdef CONFIG_NAND_SPL
Albert Aribaud3336ca62010-11-25 22:45:02 +0100289 ldr r0, _nand_boot_ofs
290 mov pc, r0
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200291
Albert Aribaud3336ca62010-11-25 22:45:02 +0100292_nand_boot_ofs:
293 .word nand_boot
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200294#else
Albert Aribaud3336ca62010-11-25 22:45:02 +0100295 ldr r0, _board_init_r_ofs
296 adr r1, _start
297 add lr, r0, r1
298 add lr, lr, r9
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200299 /* setup parameters for board_init_r */
300 mov r0, r5 /* gd_t */
301 mov r1, r7 /* dest_addr */
302 /* jump to it ... */
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200303 mov pc, lr
304
Albert Aribaud3336ca62010-11-25 22:45:02 +0100305_board_init_r_ofs:
306 .word board_init_r - _start
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200307#endif
308
Albert Aribaud3336ca62010-11-25 22:45:02 +0100309_rel_dyn_start_ofs:
310 .word __rel_dyn_start - _start
311_rel_dyn_end_ofs:
312 .word __rel_dyn_end - _start
313_dynsym_start_ofs:
314 .word __dynsym_start - _start
315
wdenkfe8c2802002-11-03 00:38:21 +0000316/*
317 *************************************************************************
318 *
319 * CPU_init_critical registers
320 *
321 * setup important registers
322 * setup memory timing
323 *
324 *************************************************************************
325 */
326
327
Wolfgang Denkdb28ddb2006-04-03 15:46:10 +0200328#ifndef CONFIG_SKIP_LOWLEVEL_INIT
wdenkfe8c2802002-11-03 00:38:21 +0000329cpu_init_crit:
330 /*
331 * flush v4 I/D caches
332 */
333 mov r0, #0
334 mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
335 mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
336
337 /*
338 * disable MMU stuff and caches
339 */
340 mrc p15, 0, r0, c1, c0, 0
341 bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
342 bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
343 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
344 orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
345 mcr p15, 0, r0, c1, c0, 0
346
wdenkfe8c2802002-11-03 00:38:21 +0000347 /*
348 * before relocating, we have to setup RAM timing
349 * because memory timing is board-dependend, you will
wdenk400558b2005-04-02 23:52:25 +0000350 * find a lowlevel_init.S in your board directory.
wdenkfe8c2802002-11-03 00:38:21 +0000351 */
352 mov ip, lr
Peter Pearsed4fc6012007-08-14 10:10:52 +0100353
wdenk400558b2005-04-02 23:52:25 +0000354 bl lowlevel_init
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100355
wdenkfe8c2802002-11-03 00:38:21 +0000356 mov lr, ip
wdenkfe8c2802002-11-03 00:38:21 +0000357 mov pc, lr
Wolfgang Denkdb28ddb2006-04-03 15:46:10 +0200358#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
wdenkfe8c2802002-11-03 00:38:21 +0000359
wdenkfe8c2802002-11-03 00:38:21 +0000360/*
361 *************************************************************************
362 *
363 * Interrupt handling
364 *
365 *************************************************************************
366 */
367
368@
369@ IRQ stack frame.
370@
371#define S_FRAME_SIZE 72
372
373#define S_OLD_R0 68
374#define S_PSR 64
375#define S_PC 60
376#define S_LR 56
377#define S_SP 52
378
379#define S_IP 48
380#define S_FP 44
381#define S_R10 40
382#define S_R9 36
383#define S_R8 32
384#define S_R7 28
385#define S_R6 24
386#define S_R5 20
387#define S_R4 16
388#define S_R3 12
389#define S_R2 8
390#define S_R1 4
391#define S_R0 0
392
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900393#define MODE_SVC 0x13
394#define I_BIT 0x80
wdenkfe8c2802002-11-03 00:38:21 +0000395
396/*
397 * use bad_save_user_regs for abort/prefetch/undef/swi ...
398 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
399 */
400
401 .macro bad_save_user_regs
402 sub sp, sp, #S_FRAME_SIZE
403 stmia sp, {r0 - r12} @ Calling r0-r12
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200404 ldr r2, IRQ_STACK_START_IN
wdenkf07771c2003-05-28 08:06:31 +0000405 ldmia r2, {r2 - r3} @ get pc, cpsr
wdenkfe8c2802002-11-03 00:38:21 +0000406 add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
407
408 add r5, sp, #S_SP
409 mov r1, lr
wdenkf07771c2003-05-28 08:06:31 +0000410 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
wdenkfe8c2802002-11-03 00:38:21 +0000411 mov r0, sp
412 .endm
413
414 .macro irq_save_user_regs
415 sub sp, sp, #S_FRAME_SIZE
416 stmia sp, {r0 - r12} @ Calling r0-r12
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900417 add r7, sp, #S_PC
418 stmdb r7, {sp, lr}^ @ Calling SP, LR
419 str lr, [r7, #0] @ Save calling PC
420 mrs r6, spsr
421 str r6, [r7, #4] @ Save CPSR
422 str r0, [r7, #8] @ Save OLD_R0
wdenkfe8c2802002-11-03 00:38:21 +0000423 mov r0, sp
424 .endm
425
426 .macro irq_restore_user_regs
427 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
428 mov r0, r0
429 ldr lr, [sp, #S_PC] @ Get PC
430 add sp, sp, #S_FRAME_SIZE
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900431 /* return & move spsr_svc into cpsr */
432 subs pc, lr, #4
wdenkfe8c2802002-11-03 00:38:21 +0000433 .endm
434
435 .macro get_bad_stack
Heiko Schochercc7cdcb2010-09-17 13:10:43 +0200436 ldr r13, IRQ_STACK_START_IN @ setup our mode stack
wdenkfe8c2802002-11-03 00:38:21 +0000437
438 str lr, [r13] @ save caller lr / spsr
439 mrs lr, spsr
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900440 str lr, [r13, #4]
wdenkfe8c2802002-11-03 00:38:21 +0000441
442 mov r13, #MODE_SVC @ prepare SVC-Mode
443 @ msr spsr_c, r13
444 msr spsr, r13
445 mov lr, pc
446 movs pc, lr
447 .endm
448
449 .macro get_irq_stack @ setup IRQ stack
450 ldr sp, IRQ_STACK_START
451 .endm
452
453 .macro get_fiq_stack @ setup FIQ stack
454 ldr sp, FIQ_STACK_START
455 .endm
456
457/*
458 * exception handlers
459 */
460 .align 5
461undefined_instruction:
462 get_bad_stack
463 bad_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200464 bl do_undefined_instruction
wdenkfe8c2802002-11-03 00:38:21 +0000465
466 .align 5
467software_interrupt:
468 get_bad_stack
469 bad_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200470 bl do_software_interrupt
wdenkfe8c2802002-11-03 00:38:21 +0000471
472 .align 5
473prefetch_abort:
474 get_bad_stack
475 bad_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200476 bl do_prefetch_abort
wdenkfe8c2802002-11-03 00:38:21 +0000477
478 .align 5
479data_abort:
480 get_bad_stack
481 bad_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200482 bl do_data_abort
wdenkfe8c2802002-11-03 00:38:21 +0000483
484 .align 5
485not_used:
486 get_bad_stack
487 bad_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200488 bl do_not_used
wdenkfe8c2802002-11-03 00:38:21 +0000489
490#ifdef CONFIG_USE_IRQ
491
492 .align 5
493irq:
494 get_irq_stack
495 irq_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200496 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000497 irq_restore_user_regs
498
499 .align 5
500fiq:
501 get_fiq_stack
502 /* someone ought to write a more effiction fiq_save_user_regs */
503 irq_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200504 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000505 irq_restore_user_regs
506
507#else
508
509 .align 5
510irq:
511 get_bad_stack
512 bad_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200513 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000514
515 .align 5
516fiq:
517 get_bad_stack
518 bad_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200519 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000520
521#endif