blob: 3e64492cd0d0e16a59ac61f82ad5efe40005fa62 [file] [log] [blame]
stroese46578cc2003-05-23 11:28:55 +00001/*
Stefan Roese8a316c92005-08-01 16:49:12 +02002 * (C) Copyright 2000-2005
stroese46578cc2003-05-23 11:28:55 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
stroese46578cc2003-05-23 11:28:55 +000031/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
Stefan Roese8a316c92005-08-01 16:49:12 +020038#define CONFIG_BUBINGA 1 /* ...on a BUBINGA board */
stroese46578cc2003-05-23 11:28:55 +000039
Stefan Roese490f2042008-06-06 15:55:03 +020040/*
41 * Include common defines/options for all AMCC eval boards
42 */
43#define CONFIG_HOSTNAME bubinga
44#include "amcc-common.h"
45
wdenkc837dcb2004-01-20 23:12:12 +000046#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
stroese46578cc2003-05-23 11:28:55 +000047
48#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
49
50#define CONFIG_NO_SERIAL_EEPROM
51/*#undef CONFIG_NO_SERIAL_EEPROM*/
52/*----------------------------------------------------------------------------*/
stroese46578cc2003-05-23 11:28:55 +000053#ifdef CONFIG_NO_SERIAL_EEPROM
54
55/*
56!-------------------------------------------------------------------------------
57! Defines for entry options.
58! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
59! are plugged in the board will be utilized as non-ECC DIMMs.
60!-------------------------------------------------------------------------------
61*/
62#define AUTO_MEMORY_CONFIG
63#define DIMM_READ_ADDR 0xAB
64#define DIMM_WRITE_ADDR 0xAA
65
66/*
67!-------------------------------------------------------------------------------
68! PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
69! assuming a 33MHz input clock to the 405EP from the C9531.
70!-------------------------------------------------------------------------------
71*/
72#define PLLMR0_DEFAULT PLLMR0_266_133_66
73#define PLLMR1_DEFAULT PLLMR1_266_133_66
74
75#endif
76/*----------------------------------------------------------------------------*/
stroese46578cc2003-05-23 11:28:55 +000077
Stefan Roese8a316c92005-08-01 16:49:12 +020078/*
79 * Define here the location of the environment variables (FLASH or NVRAM).
80 * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only
81 * supported for backward compatibility.
82 */
83#if 1
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020084#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
stroese46578cc2003-05-23 11:28:55 +000085#else
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +020086#define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
stroese46578cc2003-05-23 11:28:55 +000087#endif
Stefan Roese8a316c92005-08-01 16:49:12 +020088
Stefan Roese490f2042008-06-06 15:55:03 +020089/*
90 * Default environment variables
91 */
Stefan Roese8a316c92005-08-01 16:49:12 +020092#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roese490f2042008-06-06 15:55:03 +020093 CONFIG_AMCC_DEF_ENV \
94 CONFIG_AMCC_DEF_ENV_PPC \
95 CONFIG_AMCC_DEF_ENV_NOR_UPD \
Stefan Roese8a316c92005-08-01 16:49:12 +020096 "kernel_addr=fff80000\0" \
97 "ramdisk_addr=fff90000\0" \
Stefan Roese8a316c92005-08-01 16:49:12 +020098 ""
Stefan Roese8a316c92005-08-01 16:49:12 +020099
stroese46578cc2003-05-23 11:28:55 +0000100#define CONFIG_PHY_ADDR 1 /* PHY address */
Stefan Roesea00eccf2008-05-08 11:05:15 +0200101#define CONFIG_HAS_ETH0
Stefan Roese9e005892005-08-11 17:58:40 +0200102#define CONFIG_HAS_ETH1
103#define CONFIG_PHY1_ADDR 2 /* EMAC1 PHY address */
Stefan Roese1e25f952005-10-20 16:34:28 +0200104
stroese46578cc2003-05-23 11:28:55 +0000105#define CONFIG_RTC_DS174x 1 /* use DS1743 RTC in Bubinga */
106
Jon Loeligerba2351f2007-07-04 22:31:49 -0500107/*
Stefan Roese490f2042008-06-06 15:55:03 +0200108 * Commands additional to the ones defined in amcc-common.h
Jon Loeliger80ff4f92007-07-10 09:29:01 -0500109 */
Jon Loeligerba2351f2007-07-04 22:31:49 -0500110#define CONFIG_CMD_DATE
Jon Loeligerba2351f2007-07-04 22:31:49 -0500111#define CONFIG_CMD_PCI
Jon Loeligerba2351f2007-07-04 22:31:49 -0500112#define CONFIG_CMD_SDRAM
113#define CONFIG_CMD_SNTP
114
stroese46578cc2003-05-23 11:28:55 +0000115#define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
116
117/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
119 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
120 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD value.
stroese46578cc2003-05-23 11:28:55 +0000121 * The Linux BASE_BAUD define should match this configuration.
122 * baseBaud = cpuClock/(uartDivisor*16)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
stroese46578cc2003-05-23 11:28:55 +0000124 * set Linux BASE_BAUD to 403200.
125 */
Stefan Roese550650d2010-09-20 16:05:31 +0200126#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
128#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
129#define CONFIG_SYS_BASE_BAUD 691200
stroese46578cc2003-05-23 11:28:55 +0000130
Stefan Roese8a316c92005-08-01 16:49:12 +0200131/*-----------------------------------------------------------------------
132 * I2C stuff
133 *-----------------------------------------------------------------------
134 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
stroese46578cc2003-05-23 11:28:55 +0000136
Peter Tyser0f89c542009-04-18 22:34:03 -0500137#define CONFIG_SYS_I2C_NOPROBES { 0x69 } /* avoid i2c probe hangup (why?) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
stroeseb828dda2003-12-09 14:54:43 +0000139
Jon Loeligerba2351f2007-07-04 22:31:49 -0500140#if defined(CONFIG_CMD_EEPROM)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C boot EEPROM (24C02W) */
142#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
stroeseb828dda2003-12-09 14:54:43 +0000143#endif
144
stroese46578cc2003-05-23 11:28:55 +0000145/*-----------------------------------------------------------------------
146 * PCI stuff
147 *-----------------------------------------------------------------------
148 */
149#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
150#define PCI_HOST_FORCE 1 /* configure as pci host */
151#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
152
153#define CONFIG_PCI /* include pci support */
154#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
155#define CONFIG_PCI_PNP /* do pci plug-and-play */
wdenk8bde7f72003-06-27 21:31:46 +0000156 /* resource configuration */
stroeseb828dda2003-12-09 14:54:43 +0000157#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
stroese46578cc2003-05-23 11:28:55 +0000158
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
160#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
161#define CONFIG_SYS_PCI_CLASSCODE 0x0600 /* PCI Class Code: bridge/host */
162#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
163#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
164#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
165#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
166#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
167#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroese46578cc2003-05-23 11:28:55 +0000168
169/*-----------------------------------------------------------------------
170 * External peripheral base address
171 *-----------------------------------------------------------------------
172 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_KEY_REG_BASE_ADDR 0xF0100000
174#define CONFIG_SYS_IR_REG_BASE_ADDR 0xF0200000
175#define CONFIG_SYS_FPGA_REG_BASE_ADDR 0xF0300000
stroese46578cc2003-05-23 11:28:55 +0000176
177/*-----------------------------------------------------------------------
178 * Start addresses for the final memory configuration
179 * (Set up by the startup code)
stroese46578cc2003-05-23 11:28:55 +0000180 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_SRAM_BASE 0xFFF00000
Wolfgang Denkbf560802010-09-10 23:04:05 +0200182#define CONFIG_SYS_SRAM_SIZE (256 << 10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_FLASH_BASE 0xFFF80000
Stefan Roese8a316c92005-08-01 16:49:12 +0200184
stroese46578cc2003-05-23 11:28:55 +0000185/*-----------------------------------------------------------------------
186 * FLASH organization
187 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
189#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
stroese46578cc2003-05-23 11:28:55 +0000190
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
192#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
stroese46578cc2003-05-23 11:28:55 +0000193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_FLASH_ADDR0 0x5555
195#define CONFIG_SYS_FLASH_ADDR1 0x2aaa
196#define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
Stefan Roese8a316c92005-08-01 16:49:12 +0200197
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200198#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200199#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200201#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roese8a316c92005-08-01 16:49:12 +0200202
203/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200204#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
205#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200206#endif /* CONFIG_ENV_IS_IN_FLASH */
Stefan Roese8a316c92005-08-01 16:49:12 +0200207
stroese46578cc2003-05-23 11:28:55 +0000208/*-----------------------------------------------------------------------
209 * NVRAM organization
210 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
212#define CONFIG_SYS_NVRAM_SIZE 0x1ff8 /* NVRAM size */
stroese46578cc2003-05-23 11:28:55 +0000213
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200214#ifdef CONFIG_ENV_IS_IN_NVRAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200215#define CONFIG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
216#define CONFIG_ENV_ADDR \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217 (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE) /* Env */
stroese46578cc2003-05-23 11:28:55 +0000218#endif
stroese46578cc2003-05-23 11:28:55 +0000219
220/*
221 * Init Memory Controller:
222 *
223 * BR0/1 and OR0/1 (FLASH)
224 */
225
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
stroese46578cc2003-05-23 11:28:55 +0000227#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
228
stroese46578cc2003-05-23 11:28:55 +0000229/*-----------------------------------------------------------------------
230 * Definitions for initial stack pointer and data area (in data cache)
231 */
232/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_TEMP_STACK_OCM 1
stroese46578cc2003-05-23 11:28:55 +0000234
235/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
237#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
238#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
239#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
stroese46578cc2003-05-23 11:28:55 +0000240
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
242#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
243#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroese46578cc2003-05-23 11:28:55 +0000244
245/*-----------------------------------------------------------------------
246 * External Bus Controller (EBC) Setup
247 */
248
249/* Memory Bank 0 (Flash/SRAM) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_EBC_PB0AP 0x04006000
251#define CONFIG_SYS_EBC_PB0CR 0xFFF18000 /* BAS=0xFFF,BS=1MB,BU=R/W,BW=8bit */
stroese46578cc2003-05-23 11:28:55 +0000252
253/* Memory Bank 1 (NVRAM/RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_EBC_PB1AP 0x04041000
255#define CONFIG_SYS_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroese46578cc2003-05-23 11:28:55 +0000256
257/* Memory Bank 2 (not used) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_EBC_PB2AP 0x00000000
259#define CONFIG_SYS_EBC_PB2CR 0x00000000
stroese46578cc2003-05-23 11:28:55 +0000260
261/* Memory Bank 2 (not used) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_EBC_PB3AP 0x00000000
263#define CONFIG_SYS_EBC_PB3CR 0x00000000
stroese46578cc2003-05-23 11:28:55 +0000264
265/* Memory Bank 4 (FPGA regs) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_EBC_PB4AP 0x01815000
267#define CONFIG_SYS_EBC_PB4CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
stroese46578cc2003-05-23 11:28:55 +0000268
269/*-----------------------------------------------------------------------
270 * Definitions for Serial Presence Detect EEPROM address
271 * (to get SDRAM settings)
272 */
273#define SPD_EEPROM_ADDRESS 0x55
274
275/*-----------------------------------------------------------------------
276 * Definitions for GPIO setup (PPC405EP specific)
277 *
278 * GPIO0[0] - External Bus Controller BLAST output
279 * GPIO0[1-9] - Instruction trace outputs
280 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
281 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs
282 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
283 * GPIO0[24-27] - UART0 control signal inputs/outputs
284 * GPIO0[28-29] - UART1 data signal input/output
285 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
286 */
Stefan Roeseafabb492010-09-12 06:21:37 +0200287#define CONFIG_SYS_GPIO0_OSRL 0x55555555
288#define CONFIG_SYS_GPIO0_OSRH 0x40000110
289#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
290#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_GPIO0_TSRL 0x00000000
Stefan Roeseafabb492010-09-12 06:21:37 +0200292#define CONFIG_SYS_GPIO0_TSRH 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_GPIO0_TCR 0xFFFF8014
stroese46578cc2003-05-23 11:28:55 +0000294
295/*-----------------------------------------------------------------------
296 * Some BUBINGA stuff...
297 */
298#define NVRAM_BASE 0xF0000000
299#define FPGA_REG0 0xF0300000 /* FPGA Reg 0 */
300#define FPGA_REG1 0xF0300001 /* FPGA Reg 1 */
301#define NVRVFY1 0x4f532d4f /* used to determine if state data in */
302#define NVRVFY2 0x50454e00 /* NVRAM initialized (ascii for OS-OPEN)*/
303
304#define FPGA_REG0_F_RANGE 0x80 /* SDRAM PLL freq range */
305#define FPGA_REG0_EXT_INT_DIS 0x20 /* External interface disable */
306#define FPGA_REG0_LED_MASK 0x07 /* Board LEDs DS9, DS10, and DS11 */
307#define FPGA_REG0_LED0 0x04 /* Turn on LED0 */
308#define FPGA_REG0_LED1 0x02 /* Turn on LED1 */
309#define FPGA_REG0_LED2 0x01 /* Turn on LED2 */
310
311#define FPGA_REG1_SSPEC_DIS 0x80 /* C9531 Spread Spectrum disabled */
312#define FPGA_REG1_OFFBD_PCICLK 0x40 /* Onboard PCI clock selected */
313#define FPGA_REG1_CLOCK_MASK 0x30 /* Mask for C9531 output freq select */
314#define FPGA_REG1_CLOCK_BIT_SHIFT 4
315#define FPGA_REG1_PCI_INT_ARB 0x08 /* PCI Internal arbiter selected */
316#define FPGA_REG1_PCI_FREQ 0x04 /* PCI Frequency select */
317#define FPGA_REG1_OFFB_FLASH 0x02 /* Off board flash */
318#define FPGA_REG1_SRAM_BOOT 0x01 /* SRAM at 0xFFF80000 not Flash */
319
stroese46578cc2003-05-23 11:28:55 +0000320#endif /* __CONFIG_H */