blob: 187e5c198706ddc22de93d70c0ef701da0c4dd8a [file] [log] [blame]
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +02001/*
Wolfgang Denk5078cce2006-07-21 11:16:34 +02002 * (C) Copyright 2003-2006
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +02003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2004-2005
6 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*
31 * High Level Configuration Options
32 * (easy to change)
33 */
34
35#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
36#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
37#define CONFIG_TQM5200 1 /* ... on TQM5200 module */
38#undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
39#define CONFIG_STK52XX 1 /* ... on a STK52XX base board */
40#define CONFIG_STK52XX_REV100 1 /* define for revision 100 baseboards */
41#define CONFIG_AEVFIFO 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020043
Wolfgang Denk2ae18242010-10-06 09:05:45 +020044/*
45 * Valid values for CONFIG_SYS_TEXT_BASE are:
46 * 0xFC000000 boot low (standard configuration with room for
47 * max 64 MByte Flash ROM)
48 * 0xFFF00000 boot high (for a backup copy of U-Boot)
49 * 0x00100000 boot from RAM (for testing only)
50 */
51#ifndef CONFIG_SYS_TEXT_BASE
52#define CONFIG_SYS_TEXT_BASE 0xFC000000
53#endif
54
Becky Bruce31d82672008-05-08 19:02:12 -050055#define CONFIG_HIGH_BATS 1 /* High BATs supported */
56
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020057#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
58#define BOOTFLAG_WARM 0x02 /* Software reboot */
59
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020060/*
61 * Serial console configuration
62 */
63#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
64#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020066
67/*
68 * PCI Mapping:
69 * 0x40000000 - 0x4fffffff - PCI Memory
70 * 0x50000000 - 0x50ffffff - PCI IO Space
71 */
72#ifdef CONFIG_AEVFIFO
73#define CONFIG_PCI 1
74#define CONFIG_PCI_PNP 1
75/* #define CONFIG_PCI_SCAN_SHOW 1 */
TsiChung Liewf33fca22008-03-30 01:19:06 -050076#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020077
78#define CONFIG_PCI_MEM_BUS 0x40000000
79#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
80#define CONFIG_PCI_MEM_SIZE 0x10000000
81
82#define CONFIG_PCI_IO_BUS 0x50000000
83#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
84#define CONFIG_PCI_IO_SIZE 0x01000000
85
86#define CONFIG_NET_MULTI 1
87#define CONFIG_EEPRO100 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020089#define CONFIG_NS8382X 1
90#endif /* CONFIG_AEVFIFO */
91
92/* Partitions */
93#define CONFIG_MAC_PARTITION
94#define CONFIG_DOS_PARTITION
95#define CONFIG_ISO_PARTITION
96
97/* POST support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
99 CONFIG_SYS_POST_CPU | \
100 CONFIG_SYS_POST_I2C)
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200101
102#ifdef CONFIG_POST
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200103/* preserve space for the post_word at end of on-chip SRAM */
104#define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200105#endif
106
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200107
Jon Loeliger0b361c92007-07-04 22:31:42 -0500108/*
Jon Loeliger80ff4f92007-07-10 09:29:01 -0500109 * BOOTP options
110 */
111#define CONFIG_BOOTP_BOOTFILESIZE
112#define CONFIG_BOOTP_BOOTPATH
113#define CONFIG_BOOTP_GATEWAY
114#define CONFIG_BOOTP_HOSTNAME
115
116
117/*
Jon Loeliger0b361c92007-07-04 22:31:42 -0500118 * Command line configuration.
119 */
120#include <config_cmd_default.h>
121
122#define CONFIG_CMD_ASKENV
123#define CONFIG_CMD_DATE
124#define CONFIG_CMD_DHCP
125#define CONFIG_CMD_ECHO
126#define CONFIG_CMD_EEPROM
127#define CONFIG_CMD_I2C
128#define CONFIG_CMD_MII
129#define CONFIG_CMD_NFS
130#define CONFIG_CMD_PCI
131#define CONFIG_CMD_PING
Jon Loeliger0b361c92007-07-04 22:31:42 -0500132#define CONFIG_CMD_REGINFO
133#define CONFIG_CMD_SNTP
134
Jon Loeligeraf075ee2007-07-08 17:02:01 -0500135#ifdef CONFIG_POST
136#define CONFIG_CMD_DIAG
137#endif
138
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200139
140#define CONFIG_TIMESTAMP /* display image timestamps */
141
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200142#if (CONFIG_SYS_TEXT_BASE == 0xFC000000) /* Boot low */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143# define CONFIG_SYS_LOWBOOT 1
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200144#endif
145
146/*
147 * Autobooting
148 */
149#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
150
151#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100152 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200153 "echo"
154
155#undef CONFIG_BOOTARGS
156
157#define CONFIG_EXTRA_ENV_SETTINGS \
158 "netdev=eth0\0" \
159 "rootpath=/opt/eldk/ppc_6xx\0" \
160 "ramargs=setenv bootargs root=/dev/ram rw\0" \
161 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100162 "nfsroot=${serverip}:${rootpath} " \
163 "console=ttyS0,${baudrate}\0" \
164 "addip=setenv bootargs ${bootargs} " \
165 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
166 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200167 "flash_self=run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100168 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200169 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100170 "bootm ${kernel_addr}\0" \
171 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200172 "bootfile=/tftpboot/tqm5200/uImage\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100173 "load=tftp 200000 ${u-boot}\0" \
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200174 "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
175 "update=protect off FC000000 FC05FFFF;" \
176 "erase FC000000 FC05FFFF;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100177 "cp.b 200000 FC000000 ${filesize};" \
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200178 "protect on FC000000 FC05FFFF\0" \
179 ""
180
181#define CONFIG_BOOTCOMMAND "run net_nfs"
182
183/*
184 * IPB Bus clocking configuration.
185 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200187
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK)
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200189/*
190 * PCI Bus clocking configuration
191 *
192 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193 * CONFIG_SYS_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200194 * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200195 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200197#endif
198
199/*
200 * I2C configuration
201 */
202#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
203#ifdef CONFIG_TQM5200_REV100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200205#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200207#endif
208
209/*
210 * I2C clock frequency
211 *
212 * Please notice, that the resulting clock frequency could differ from the
213 * configured value. This is because the I2C clock is derived from system
214 * clock over a frequency divider with only a few divider values. U-boot
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215 * calculates the best approximation for CONFIG_SYS_I2C_SPEED. However the calculated
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200216 * approximation allways lies below the configured value, never above.
217 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
219#define CONFIG_SYS_I2C_SLAVE 0x7F
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200220
221/*
222 * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
223 * also). For other EEPROMs configuration should be verified. On Mini-FAP the
224 * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
225 * same configuration could be used.
226 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
228#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
229#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
230#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200231
232/*
233 * Flash configuration
234 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200235#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_TEXT_BASE /* 0xFC000000 */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200236
237/* use CFI flash driver if no module variant is spezified */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200239#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
241#define CONFIG_SYS_FLASH_EMPTY_INFO
242#define CONFIG_SYS_FLASH_SIZE 0x04000000 /* 64 MByte */
243#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
244#undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200245
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#if !defined(CONFIG_SYS_LOWBOOT)
247#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00760000 + 0x00800000)
248#else /* CONFIG_SYS_LOWBOOT */
249#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
250#endif /* CONFIG_SYS_LOWBOOT */
251#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200252 (= chip selects) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
254#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200255
256
257/*
258 * Environment settings
259 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200260#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200261#define CONFIG_ENV_SIZE 0x10000
262#define CONFIG_ENV_SECT_SIZE 0x20000
263#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
264#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200265
266/*
267 * Memory map
268 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_MBAR 0xF0000000
270#define CONFIG_SYS_SDRAM_BASE 0x00000000
271#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200272
273/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200275#ifdef CONFIG_POST
276/* preserve space for the post_word at end of on-chip SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200278#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200280#endif
281
282
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
284#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
285#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200286
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200287#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
289# define CONFIG_SYS_RAMBOOT 1
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200290#endif
291
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
293#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
294#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200295
296/*
297 * Ethernet configuration
298 */
299#define CONFIG_MPC5xxx_FEC 1
Wolfgang Denk90964352010-09-19 12:40:02 +0200300#define CONFIG_MPC5xxx_FEC_MII100
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200301/*
Wolfgang Denk90964352010-09-19 12:40:02 +0200302 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200303 */
Wolfgang Denk90964352010-09-19 12:40:02 +0200304/* #define CONFIG_MPC5xxx_FEC_MII10 */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200305#define CONFIG_PHY_ADDR 0x00
306
307/*
308 * GPIO configuration
309 *
310 * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
311 * Bit 0 (mask: 0x80000000): 1
312 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
313 * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
314 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
315 * Use for REV200 STK52XX boards. Do not use with REV100 modules
316 * (because, there I2C1 is used as I2C bus)
317 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
318 * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
319 * 000 -> All PSC2 pins are GIOPs
320 * 001 -> CAN1/2 on PSC2 pins
321 * Use for REV100 STK52xx boards
322 * use PSC6:
323 * on STK52xx:
324 * use as UART. Pins PSC6_0 to PSC6_3 are used.
325 * Bits 9:11 (mask: 0x00700000):
326 * 101 -> PSC6 : Extended POST test is not available
327 * on MINI-FAP and TQM5200_IB:
328 * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
329 * 000 -> PSC6 could not be used as UART, CODEC or IrDA
330 * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
331 * tests.
332 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_GPS_PORT_CONFIG 0x81500014
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200334
335/*
336 * RTC configuration
337 */
338#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
339
340/*
341 * Miscellaneous configurable options
342 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200343#define CONFIG_SYS_LONGHELP /* undef to save memory */
344#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger0b361c92007-07-04 22:31:42 -0500345#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200347#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200349#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
351#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
352#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200353
354/* Enable an alternate, more extensive memory test */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_ALT_MEMTEST
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200356
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
358#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200359
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200361
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200363
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger0b361c92007-07-04 22:31:42 -0500365#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger0b361c92007-07-04 22:31:42 -0500367#endif
368
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200369/*
Jon Loeliger80ff4f92007-07-10 09:29:01 -0500370 * Enable loopw command.
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200371 */
372#define CONFIG_LOOPW
373
374/*
375 * Various low-level settings
376 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200377#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
378#define CONFIG_SYS_HID0_FINAL HID0_ICE
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200379
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
381#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
382#ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
383#define CONFIG_SYS_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200384#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200386#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
388#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200389
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200390#define CONFIG_LAST_STAGE_INIT
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200391
392/*
393 * SRAM - Do not map below 2 GB in address space, because this area is used
394 * for SDRAM autosizing.
395 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_SYS_CS2_START 0xE5000000
397#define CONFIG_SYS_CS2_SIZE 0x80000 /* 512 kByte */
398#define CONFIG_SYS_CS2_CFG 0x0004D930
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200399
400/*
401 * Grafic controller - Do not map below 2 GB in address space, because this
402 * area is used for SDRAM autosizing.
403 */
404#define SM501_FB_BASE 0xE0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200405#define CONFIG_SYS_CS1_START (SM501_FB_BASE)
406#define CONFIG_SYS_CS1_SIZE 0x4000000 /* 64 MByte */
407#define CONFIG_SYS_CS1_CFG 0x8F48FF70
408#define SM501_MMIO_BASE CONFIG_SYS_CS1_START + 0x03E00000
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200409
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410#define CONFIG_SYS_CS_BURST 0x00000000
411#define CONFIG_SYS_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200412
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200413#define CONFIG_SYS_RESET_ADDRESS 0xff000000
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200414
415#endif /* __CONFIG_H */