blob: fb391ecd59fb4b41fab13da3f702306618efe4be [file] [log] [blame]
Michael Schwingenaebf00f2008-01-16 19:51:14 +01001/*
2 * (C) Copyright 2007
3 * Michael Schwingen, michael@schwingen.org
4 *
5 * Configuration settings for the AcTux-2 board.
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Michael Schwingenaebf00f2008-01-16 19:51:14 +01008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#define CONFIG_IXP425 1
14#define CONFIG_ACTUX2 1
15
Marek Vasut8e807ec2012-03-06 00:45:35 +010016#define CONFIG_MACH_TYPE 1480
17
Michael Schwingenaebf00f2008-01-16 19:51:14 +010018#define CONFIG_DISPLAY_CPUINFO 1
19#define CONFIG_DISPLAY_BOARDINFO 1
20
Jean-Christophe PLAGNIOL-VILLARD930590f2009-01-31 09:10:48 +010021#define CONFIG_IXP_SERIAL
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020022#define CONFIG_SYS_IXP425_CONSOLE IXP425_UART2
Michael Schwingenaebf00f2008-01-16 19:51:14 +010023#define CONFIG_BAUDRATE 115200
24#define CONFIG_BOOTDELAY 5
25#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
Michael Schwingenaf050482011-05-23 00:00:05 +020026#define CONFIG_BOARD_EARLY_INIT_F 1
27#define CONFIG_SYS_LDSCRIPT "board/actux2/u-boot.lds"
Michael Schwingenaebf00f2008-01-16 19:51:14 +010028
29/***************************************************************
30 * U-boot generic defines start here.
31 ***************************************************************/
Michael Schwingenaebf00f2008-01-16 19:51:14 +010032/* Size of malloc() pool */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020033#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
Michael Schwingenaebf00f2008-01-16 19:51:14 +010034
35/* allow to overwrite serial and ethaddr */
36#define CONFIG_ENV_OVERWRITE
37
38/* Command line configuration. */
39#include <config_cmd_default.h>
40
41#define CONFIG_CMD_ELF
42#undef CONFIG_CMD_PCI
43#undef CONFIG_PCI
44
45#define CONFIG_BOOTCOMMAND "run boot_flash"
46/* enable passing of ATAGs */
47#define CONFIG_CMDLINE_TAG 1
48#define CONFIG_SETUP_MEMORY_TAGS 1
49#define CONFIG_INITRD_TAG 1
50#define CONFIG_REVISION_TAG 1
51
52#if defined(CONFIG_CMD_KGDB)
53# define CONFIG_KGDB_BAUDRATE 230400
54/* which serial port to use */
55# define CONFIG_KGDB_SER_INDEX 1
56#endif
57
58/* Miscellaneous configurable options */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059#define CONFIG_SYS_LONGHELP
Michael Schwingenaebf00f2008-01-16 19:51:14 +010060/* Console I/O Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#define CONFIG_SYS_CBSIZE 256
Michael Schwingenaebf00f2008-01-16 19:51:14 +010062/* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
Michael Schwingenaebf00f2008-01-16 19:51:14 +010064/* max number of command args */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_MAXARGS 16
Michael Schwingenaebf00f2008-01-16 19:51:14 +010066/* Boot Argument Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Michael Schwingenaebf00f2008-01-16 19:51:14 +010068
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#define CONFIG_SYS_MEMTEST_START 0x00400000
70#define CONFIG_SYS_MEMTEST_END 0x00800000
Michael Schwingenaebf00f2008-01-16 19:51:14 +010071
Michael Schwingenaf050482011-05-23 00:00:05 +020072/* timer clock - 2* OSC_IN system clock */
73#define CONFIG_IXP425_TIMER_CLK 66666666
Michael Schwingenaebf00f2008-01-16 19:51:14 +010074
75/* default load address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_LOAD_ADDR 0x00010000
Michael Schwingenaebf00f2008-01-16 19:51:14 +010077
78/* valid baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, \
Michael Schwingenaebf00f2008-01-16 19:51:14 +010080 115200, 230400 }
81#define CONFIG_SERIAL_RTS_ACTIVE 1
82
Michael Schwingenaebf00f2008-01-16 19:51:14 +010083/* Expansion bus settings */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_EXP_CS0 0xbd113042
Michael Schwingenaebf00f2008-01-16 19:51:14 +010085
86/* SDRAM settings */
87#define CONFIG_NR_DRAM_BANKS 1
88#define PHYS_SDRAM_1 0x00000000
Michael Schwingenaf050482011-05-23 00:00:05 +020089#define CONFIG_SYS_SDRAM_BASE 0x00000000
Michael Schwingenaebf00f2008-01-16 19:51:14 +010090
91/* 16MB SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_SDR_CONFIG 0x3A
Michael Schwingenaebf00f2008-01-16 19:51:14 +010093#define PHYS_SDRAM_1_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_SDRAM_REFRESH_CNT 0x81a
95#define CONFIG_SYS_SDR_MODE_CONFIG 0x1
96#define CONFIG_SYS_DRAM_SIZE 0x01000000
Michael Schwingenaebf00f2008-01-16 19:51:14 +010097
98/* FLASH organization */
Michael Schwingenaf050482011-05-23 00:00:05 +020099#define CONFIG_SYS_TEXT_BASE 0x50000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_MAX_FLASH_BANKS 1
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100101/* max number of sectors on one chip */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_MAX_FLASH_SECT 140
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100103#define PHYS_FLASH_1 0x50000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1 }
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
107#define CONFIG_SYS_MONITOR_BASE PHYS_FLASH_1
108#define CONFIG_SYS_MONITOR_LEN (256 << 10)
Michael Schwingenaf050482011-05-23 00:00:05 +0200109#define CONFIG_BOARD_SIZE_LIMIT 262144
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100110
111/* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200113#define CONFIG_FLASH_CFI_DRIVER
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100114/* no byte writes on IXP4xx */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100116
117/* print 'E' for empty sector on flinfo */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_FLASH_EMPTY_INFO
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100119
120/* Ethernet */
121
122/* include IXP4xx NPE support */
123#define CONFIG_IXP4XX_NPE 1
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100124/* NPE0 PHY address */
125#define CONFIG_PHY_ADDR 0x00
126/* MII PHY management */
127#define CONFIG_MII 1
Michael Schwingenaf050482011-05-23 00:00:05 +0200128/* fixed-speed switch without standard PHY registers on MII */
129#define CONFIG_MII_NPE0_FIXEDLINK 1
130#define CONFIG_MII_NPE0_SPEED 100
131#define CONFIG_MII_NPE0_FULLDUPLEX 1
132
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100133/* Number of ethernet rx buffers & descriptors */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_RX_ETH_BUFFER 16
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100135#define CONFIG_RESET_PHY_R 1
136/* ethernet switch connected to MII port */
137#define CONFIG_MII_ETHSWITCH 1
138
139#define CONFIG_CMD_DHCP
140#define CONFIG_CMD_NET
141#define CONFIG_CMD_MII
142#define CONFIG_CMD_PING
143#undef CONFIG_CMD_NFS
144
145/* BOOTP options */
146#define CONFIG_BOOTP_BOOTFILESIZE
147#define CONFIG_BOOTP_BOOTPATH
148#define CONFIG_BOOTP_GATEWAY
149#define CONFIG_BOOTP_HOSTNAME
150
151/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_CACHELINE_SIZE 32
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100153
154/*
155 * environment organization:
156 * one flash sector, embedded in uboot area (bottom bootblock flash)
157 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200158#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200159#define CONFIG_ENV_SIZE 0x2000
160#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x4000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_USE_PPCENV 1
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100162
163#define CONFIG_EXTRA_ENV_SETTINGS \
Jean-Christophe PLAGNIOL-VILLARDb4e2f892009-01-31 09:53:39 +0100164 "npe_ucode=50040000\0" \
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100165 "mtd=IXP4XX-Flash.0:256k(uboot),64k(ucode),1152k(linux),-(root)\0" \
166 "kerneladdr=50050000\0" \
Michael Schwingenaf050482011-05-23 00:00:05 +0200167 "kernelfile=actux2/uImage\0" \
168 "rootfile=actux2/rootfs\0" \
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100169 "rootaddr=50170000\0" \
170 "loadaddr=10000\0" \
171 "updateboot_ser=mw.b 10000 ff 40000;" \
172 " loady ${loadaddr};" \
173 " run eraseboot writeboot\0" \
174 "updateboot_net=mw.b 10000 ff 40000;" \
Michael Schwingenaf050482011-05-23 00:00:05 +0200175 " tftp ${loadaddr} actux2/u-boot.bin;" \
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100176 " run eraseboot writeboot\0" \
177 "eraseboot=protect off 50000000 50003fff;" \
178 " protect off 50006000 5003ffff;" \
179 " erase 50000000 50003fff;" \
180 " erase 50006000 5003ffff\0" \
181 "writeboot=cp.b 10000 50000000 4000;" \
182 " cp.b 16000 50006000 3a000\0" \
Michael Schwingenaf050482011-05-23 00:00:05 +0200183 "updateucode=loady;" \
184 " era ${npe_ucode} +${filesize};" \
185 " cp.b ${loadaddr} ${npe_ucode} ${filesize}\0" \
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100186 "updateroot=tftp ${loadaddr} ${rootfile};" \
187 " era ${rootaddr} +${filesize};" \
188 " cp.b ${loadaddr} ${rootaddr} ${filesize}\0" \
189 "updatekern=tftp ${loadaddr} ${kernelfile};" \
190 " era ${kerneladdr} +${filesize};" \
191 " cp.b ${loadaddr} ${kerneladdr} ${filesize}\0" \
192 "flashargs=setenv bootargs mtdparts=${mtd} root=/dev/mtdblock3" \
193 " rootfstype=squashfs,jffs2 init=/etc/preinit\0" \
194 "netargs=setenv bootargs mtdparts=${mtd} root=/dev/mtdblock3" \
195 " rootfstype=squashfs,jffs2 init=/etc/preinit\0" \
196 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
197 "addeth=setenv bootargs ${bootargs} ethaddr=${ethaddr}\0" \
198 "boot_flash=run flashargs addtty addeth;" \
199 " bootm ${kerneladdr}\0" \
200 "boot_net=run netargs addtty addeth;" \
201 " tftpboot ${loadaddr} ${kernelfile};" \
202 " bootm\0"
203
Michael Schwingenaf050482011-05-23 00:00:05 +0200204/* additions for new relocation code, must be added to all boards */
205#define CONFIG_SYS_INIT_SP_ADDR \
206 (CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
207
Michael Schwingenaebf00f2008-01-16 19:51:14 +0100208#endif /* __CONFIG_H */