blob: d51cd0cf05877c7630db3dcde5793b0e391e85f4 [file] [log] [blame]
Matthias Fuchs72c5d522007-12-28 17:07:14 +01001/*
2 *
3 * See file CREDITS for list of people who contributed to this
4 * project.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21
22#include <ppc_asm.tmpl>
Peter Tyser61f2b382010-04-12 22:28:07 -050023#include <asm/mmu.h>
Matthias Fuchs72c5d522007-12-28 17:07:14 +010024#include <config.h>
25
Matthias Fuchs3b4bd2d2009-09-30 11:55:04 +020026/*
Matthias Fuchs72c5d522007-12-28 17:07:14 +010027 * TLB TABLE
28 *
29 * This table is used by the cpu boot code to setup the initial tlb
30 * entries. Rather than make broad assumptions in the cpu source tree,
31 * this table lets each board set things up however they like.
32 *
33 * Pointer to the table is returned in r1
34 *
Matthias Fuchs3b4bd2d2009-09-30 11:55:04 +020035 */
Matthias Fuchs72c5d522007-12-28 17:07:14 +010036 .section .bootpg,"ax"
37 .globl tlbtab
38
39tlbtab:
40 tlbtab_start
41
42 /*
43 * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use the
44 * speed up boot process. It is patched after relocation to enable SA_I
45 */
46#ifndef CONFIG_NAND_SPL
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047 tlbentry( CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M, CONFIG_SYS_BOOT_BASE_ADDR, 1, AC_R|AC_W|AC_X|SA_G )
Matthias Fuchs72c5d522007-12-28 17:07:14 +010048#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049 tlbentry( CONFIG_SYS_NAND_BOOT_SPL_SRC, SZ_4K, CONFIG_SYS_NAND_BOOT_SPL_SRC, 1, AC_R|AC_W|AC_X|SA_G )
Matthias Fuchs72c5d522007-12-28 17:07:14 +010050#endif
51
Matthias Fuchs3b4bd2d2009-09-30 11:55:04 +020052 /* TLB entries for DDR2 SDRAM are generated dynamically */
Matthias Fuchs72c5d522007-12-28 17:07:14 +010053
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#ifdef CONFIG_SYS_INIT_RAM_DCACHE
Matthias Fuchs72c5d522007-12-28 17:07:14 +010055 /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056 tlbentry( CONFIG_SYS_INIT_RAM_ADDR, SZ_64K, CONFIG_SYS_INIT_RAM_ADDR, 0, AC_R|AC_W|AC_X|SA_G )
Matthias Fuchs72c5d522007-12-28 17:07:14 +010057#endif
58
59 /* TLB-entry for PCI Memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060 tlbentry( CONFIG_SYS_PCI_MEMBASE, SZ_256M, CONFIG_SYS_PCI_MEMBASE, 1, AC_R|AC_W|SA_G|SA_I )
61 tlbentry( CONFIG_SYS_PCI_MEMBASE1, SZ_256M, CONFIG_SYS_PCI_MEMBASE1, 1, AC_R|AC_W|SA_G|SA_I )
62 tlbentry( CONFIG_SYS_PCI_MEMBASE2, SZ_256M, CONFIG_SYS_PCI_MEMBASE2, 1, AC_R|AC_W|SA_G|SA_I )
63 tlbentry( CONFIG_SYS_PCI_MEMBASE3, SZ_256M, CONFIG_SYS_PCI_MEMBASE3, 1, AC_R|AC_W|SA_G|SA_I )
Matthias Fuchs72c5d522007-12-28 17:07:14 +010064
65 /* TLB-entries for EBC */
66 /* PMC440 maps EBC to 0xef000000 which is handled by the peripheral
67 * tlb entry.
68 * This dummy entry is only for convinience in order not to modify the
69 * amount of entries. Currently OS/9 relies on this :-)
70 */
71 tlbentry( 0xc0000000, SZ_256M, 0xc0000000, 1, AC_R|AC_W|AC_X|SA_G|SA_I )
72
73 /* TLB-entry for NAND */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074 tlbentry( CONFIG_SYS_NAND_ADDR, SZ_1K, CONFIG_SYS_NAND_ADDR, 1, AC_R|AC_W|AC_X|SA_G|SA_I )
Matthias Fuchs72c5d522007-12-28 17:07:14 +010075
76 /* TLB-entry for Internal Registers & OCM */
77 tlbentry( 0xe0000000, SZ_16M, 0xe0000000, 0, AC_R|AC_W|AC_X|SA_I )
78
79 /*TLB-entry PCI registers*/
80 tlbentry( 0xEEC00000, SZ_1K, 0xEEC00000, 1, AC_R|AC_W|AC_X|SA_G|SA_I )
81
82 /* TLB-entry for peripherals */
83 tlbentry( 0xEF000000, SZ_16M, 0xEF000000, 1, AC_R|AC_W|AC_X|SA_G|SA_I)
84
85 /* TLB-entry PCI IO space */
86 tlbentry(0xE8000000, SZ_64K, 0xE8000000, 1, AC_R|AC_W|AC_X|SA_G|SA_I)
87
88 /* TODO: what about high IO space */
89 tlbtab_end
90
91#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
92 /*
93 * For NAND booting the first TLB has to be reconfigured to full size
94 * and with caching disabled after running from RAM!
95 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define TLB00 TLB0(CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M)
97#define TLB01 TLB1(CONFIG_SYS_BOOT_BASE_ADDR, 1)
Matthias Fuchs72c5d522007-12-28 17:07:14 +010098#define TLB02 TLB2(AC_R|AC_W|AC_X|SA_G|SA_I)
99
100 .globl reconfig_tlb0
101reconfig_tlb0:
102 sync
103 isync
104 addi r4,r0,0x0000 /* TLB entry #0 */
105 lis r5,TLB00@h
106 ori r5,r5,TLB00@l
107 tlbwe r5,r4,0x0000 /* Save it out */
108 lis r5,TLB01@h
109 ori r5,r5,TLB01@l
110 tlbwe r5,r4,0x0001 /* Save it out */
111 lis r5,TLB02@h
112 ori r5,r5,TLB02@l
113 tlbwe r5,r4,0x0002 /* Save it out */
114 sync
115 isync
116 blr
117#endif