Andy Fleming | 9082eea | 2011-04-07 21:56:05 -0500 | [diff] [blame] | 1 | /* |
| 2 | * Broadcom PHY drivers |
| 3 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
Andy Fleming | 9082eea | 2011-04-07 21:56:05 -0500 | [diff] [blame] | 5 | * |
| 6 | * Copyright 2010-2011 Freescale Semiconductor, Inc. |
| 7 | * author Andy Fleming |
Andy Fleming | 9082eea | 2011-04-07 21:56:05 -0500 | [diff] [blame] | 8 | */ |
| 9 | #include <config.h> |
| 10 | #include <common.h> |
| 11 | #include <phy.h> |
| 12 | |
| 13 | /* Broadcom BCM54xx -- taken from linux sungem_phy */ |
| 14 | #define MIIM_BCM54xx_AUXCNTL 0x18 |
| 15 | #define MIIM_BCM54xx_AUXCNTL_ENCODE(val) (((val & 0x7) << 12)|(val & 0x7)) |
| 16 | #define MIIM_BCM54xx_AUXSTATUS 0x19 |
| 17 | #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK 0x0700 |
| 18 | #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT 8 |
| 19 | |
| 20 | #define MIIM_BCM54XX_SHD 0x1c |
| 21 | #define MIIM_BCM54XX_SHD_WRITE 0x8000 |
| 22 | #define MIIM_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10) |
| 23 | #define MIIM_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0) |
| 24 | #define MIIM_BCM54XX_SHD_WR_ENCODE(val, data) \ |
| 25 | (MIIM_BCM54XX_SHD_WRITE | MIIM_BCM54XX_SHD_VAL(val) | \ |
| 26 | MIIM_BCM54XX_SHD_DATA(data)) |
| 27 | |
| 28 | #define MIIM_BCM54XX_EXP_DATA 0x15 /* Expansion register data */ |
| 29 | #define MIIM_BCM54XX_EXP_SEL 0x17 /* Expansion register select */ |
| 30 | #define MIIM_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */ |
| 31 | #define MIIM_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */ |
| 32 | |
Arun Parameswaran | d7e8ac6 | 2017-07-19 15:34:35 -0700 | [diff] [blame] | 33 | #define MIIM_BCM_AUXCNTL_SHDWSEL_MISC 0x0007 |
| 34 | #define MIIM_BCM_AUXCNTL_ACTL_SMDSP_EN 0x0800 |
| 35 | |
| 36 | #define MIIM_BCM_CHANNEL_WIDTH 0x2000 |
| 37 | |
| 38 | static void bcm_phy_write_misc(struct phy_device *phydev, |
| 39 | u16 reg, u16 chl, u16 value) |
| 40 | { |
| 41 | int reg_val; |
| 42 | |
| 43 | phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, |
| 44 | MIIM_BCM_AUXCNTL_SHDWSEL_MISC); |
| 45 | |
| 46 | reg_val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL); |
| 47 | reg_val |= MIIM_BCM_AUXCNTL_ACTL_SMDSP_EN; |
| 48 | phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, reg_val); |
| 49 | |
| 50 | reg_val = (chl * MIIM_BCM_CHANNEL_WIDTH) | reg; |
| 51 | phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL, reg_val); |
| 52 | |
| 53 | phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA, value); |
| 54 | } |
| 55 | |
Andy Fleming | 9082eea | 2011-04-07 21:56:05 -0500 | [diff] [blame] | 56 | /* Broadcom BCM5461S */ |
| 57 | static int bcm5461_config(struct phy_device *phydev) |
| 58 | { |
| 59 | genphy_config_aneg(phydev); |
| 60 | |
| 61 | phy_reset(phydev); |
| 62 | |
| 63 | return 0; |
| 64 | } |
| 65 | |
| 66 | static int bcm54xx_parse_status(struct phy_device *phydev) |
| 67 | { |
| 68 | unsigned int mii_reg; |
| 69 | |
| 70 | mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXSTATUS); |
| 71 | |
| 72 | switch ((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >> |
| 73 | MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT) { |
| 74 | case 1: |
| 75 | phydev->duplex = DUPLEX_HALF; |
| 76 | phydev->speed = SPEED_10; |
| 77 | break; |
| 78 | case 2: |
| 79 | phydev->duplex = DUPLEX_FULL; |
| 80 | phydev->speed = SPEED_10; |
| 81 | break; |
| 82 | case 3: |
| 83 | phydev->duplex = DUPLEX_HALF; |
| 84 | phydev->speed = SPEED_100; |
| 85 | break; |
| 86 | case 5: |
| 87 | phydev->duplex = DUPLEX_FULL; |
| 88 | phydev->speed = SPEED_100; |
| 89 | break; |
| 90 | case 6: |
| 91 | phydev->duplex = DUPLEX_HALF; |
| 92 | phydev->speed = SPEED_1000; |
| 93 | break; |
| 94 | case 7: |
| 95 | phydev->duplex = DUPLEX_FULL; |
| 96 | phydev->speed = SPEED_1000; |
| 97 | break; |
| 98 | default: |
| 99 | printf("Auto-neg error, defaulting to 10BT/HD\n"); |
| 100 | phydev->duplex = DUPLEX_HALF; |
| 101 | phydev->speed = SPEED_10; |
| 102 | break; |
| 103 | } |
| 104 | |
| 105 | return 0; |
| 106 | } |
| 107 | |
| 108 | static int bcm54xx_startup(struct phy_device *phydev) |
| 109 | { |
Michal Simek | b733c27 | 2016-05-18 12:46:12 +0200 | [diff] [blame] | 110 | int ret; |
Andy Fleming | 9082eea | 2011-04-07 21:56:05 -0500 | [diff] [blame] | 111 | |
Michal Simek | b733c27 | 2016-05-18 12:46:12 +0200 | [diff] [blame] | 112 | /* Read the Status (2x to make sure link is right) */ |
| 113 | ret = genphy_update_link(phydev); |
| 114 | if (ret) |
| 115 | return ret; |
| 116 | |
| 117 | return bcm54xx_parse_status(phydev); |
Andy Fleming | 9082eea | 2011-04-07 21:56:05 -0500 | [diff] [blame] | 118 | } |
| 119 | |
| 120 | /* Broadcom BCM5482S */ |
| 121 | /* |
| 122 | * "Ethernet@Wirespeed" needs to be enabled to achieve link in certain |
| 123 | * circumstances. eg a gigabit TSEC connected to a gigabit switch with |
| 124 | * a 4-wire ethernet cable. Both ends advertise gigabit, but can't |
| 125 | * link. "Ethernet@Wirespeed" reduces advertised speed until link |
| 126 | * can be achieved. |
| 127 | */ |
| 128 | static u32 bcm5482_read_wirespeed(struct phy_device *phydev, u32 reg) |
| 129 | { |
| 130 | return (phy_read(phydev, MDIO_DEVAD_NONE, reg) & 0x8FFF) | 0x8010; |
| 131 | } |
| 132 | |
| 133 | static int bcm5482_config(struct phy_device *phydev) |
| 134 | { |
| 135 | unsigned int reg; |
| 136 | |
| 137 | /* reset the PHY */ |
| 138 | reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR); |
| 139 | reg |= BMCR_RESET; |
| 140 | phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, reg); |
| 141 | |
| 142 | /* Setup read from auxilary control shadow register 7 */ |
| 143 | phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, |
| 144 | MIIM_BCM54xx_AUXCNTL_ENCODE(7)); |
| 145 | /* Read Misc Control register and or in Ethernet@Wirespeed */ |
| 146 | reg = bcm5482_read_wirespeed(phydev, MIIM_BCM54xx_AUXCNTL); |
| 147 | phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, reg); |
| 148 | |
| 149 | /* Initial config/enable of secondary SerDes interface */ |
| 150 | phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_SHD, |
| 151 | MIIM_BCM54XX_SHD_WR_ENCODE(0x14, 0xf)); |
| 152 | /* Write intial value to secondary SerDes Contol */ |
| 153 | phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL, |
| 154 | MIIM_BCM54XX_EXP_SEL_SSD | 0); |
| 155 | phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA, |
| 156 | BMCR_ANRESTART); |
| 157 | /* Enable copper/fiber auto-detect */ |
| 158 | phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_SHD, |
| 159 | MIIM_BCM54XX_SHD_WR_ENCODE(0x1e, 0x201)); |
| 160 | |
| 161 | genphy_config_aneg(phydev); |
| 162 | |
| 163 | return 0; |
| 164 | } |
| 165 | |
Jiandong Zheng | 1b564ce | 2015-07-15 16:28:13 -0700 | [diff] [blame] | 166 | static int bcm_cygnus_startup(struct phy_device *phydev) |
| 167 | { |
Michal Simek | b733c27 | 2016-05-18 12:46:12 +0200 | [diff] [blame] | 168 | int ret; |
Jiandong Zheng | 1b564ce | 2015-07-15 16:28:13 -0700 | [diff] [blame] | 169 | |
Michal Simek | b733c27 | 2016-05-18 12:46:12 +0200 | [diff] [blame] | 170 | /* Read the Status (2x to make sure link is right) */ |
| 171 | ret = genphy_update_link(phydev); |
| 172 | if (ret) |
| 173 | return ret; |
| 174 | |
| 175 | return genphy_parse_link(phydev); |
Jiandong Zheng | 1b564ce | 2015-07-15 16:28:13 -0700 | [diff] [blame] | 176 | } |
| 177 | |
Arun Parameswaran | d7e8ac6 | 2017-07-19 15:34:35 -0700 | [diff] [blame] | 178 | static void bcm_cygnus_afe(struct phy_device *phydev) |
| 179 | { |
| 180 | /* ensures smdspclk is enabled */ |
| 181 | phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, 0x0c30); |
| 182 | |
| 183 | /* AFE_VDAC_ICTRL_0 bit 7:4 Iq=1100 for 1g 10bt, normal modes */ |
| 184 | bcm_phy_write_misc(phydev, 0x39, 0x01, 0xA7C8); |
| 185 | |
| 186 | /* AFE_HPF_TRIM_OTHERS bit11=1, short cascode for all modes*/ |
| 187 | bcm_phy_write_misc(phydev, 0x3A, 0x00, 0x0803); |
| 188 | |
| 189 | /* AFE_TX_CONFIG_1 bit 7:4 Iq=1100 for test modes */ |
| 190 | bcm_phy_write_misc(phydev, 0x3A, 0x01, 0xA740); |
| 191 | |
| 192 | /* AFE TEMPSEN_OTHERS rcal_HT, rcal_LT 10000 */ |
| 193 | bcm_phy_write_misc(phydev, 0x3A, 0x03, 0x8400); |
| 194 | |
| 195 | /* AFE_FUTURE_RSV bit 2:0 rccal <2:0>=100 */ |
| 196 | bcm_phy_write_misc(phydev, 0x3B, 0x00, 0x0004); |
| 197 | |
| 198 | /* Adjust bias current trim to overcome digital offSet */ |
| 199 | phy_write(phydev, MDIO_DEVAD_NONE, 0x1E, 0x02); |
| 200 | |
| 201 | /* make rcal=100, since rdb default is 000 */ |
| 202 | phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x00B1); |
| 203 | phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x0010); |
| 204 | |
| 205 | /* CORE_EXPB0, Reset R_CAL/RC_CAL Engine */ |
| 206 | phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x00B0); |
| 207 | phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x0010); |
| 208 | |
| 209 | /* CORE_EXPB0, Disable Reset R_CAL/RC_CAL Engine */ |
| 210 | phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x00B0); |
| 211 | phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x0000); |
| 212 | } |
| 213 | |
Jiandong Zheng | 1b564ce | 2015-07-15 16:28:13 -0700 | [diff] [blame] | 214 | static int bcm_cygnus_config(struct phy_device *phydev) |
| 215 | { |
| 216 | genphy_config_aneg(phydev); |
Jiandong Zheng | 1b564ce | 2015-07-15 16:28:13 -0700 | [diff] [blame] | 217 | phy_reset(phydev); |
Arun Parameswaran | d7e8ac6 | 2017-07-19 15:34:35 -0700 | [diff] [blame] | 218 | /* AFE settings for PHY stability */ |
| 219 | bcm_cygnus_afe(phydev); |
| 220 | /* Forcing aneg after applying the AFE settings */ |
| 221 | genphy_restart_aneg(phydev); |
Jiandong Zheng | 1b564ce | 2015-07-15 16:28:13 -0700 | [diff] [blame] | 222 | |
| 223 | return 0; |
| 224 | } |
| 225 | |
Andy Fleming | 9082eea | 2011-04-07 21:56:05 -0500 | [diff] [blame] | 226 | /* |
| 227 | * Find out if PHY is in copper or serdes mode by looking at Expansion Reg |
| 228 | * 0x42 - "Operating Mode Status Register" |
| 229 | */ |
| 230 | static int bcm5482_is_serdes(struct phy_device *phydev) |
| 231 | { |
| 232 | u16 val; |
| 233 | int serdes = 0; |
| 234 | |
| 235 | phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL, |
| 236 | MIIM_BCM54XX_EXP_SEL_ER | 0x42); |
| 237 | val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA); |
| 238 | |
| 239 | switch (val & 0x1f) { |
| 240 | case 0x0d: /* RGMII-to-100Base-FX */ |
| 241 | case 0x0e: /* RGMII-to-SGMII */ |
| 242 | case 0x0f: /* RGMII-to-SerDes */ |
| 243 | case 0x12: /* SGMII-to-SerDes */ |
| 244 | case 0x13: /* SGMII-to-100Base-FX */ |
| 245 | case 0x16: /* SerDes-to-Serdes */ |
| 246 | serdes = 1; |
| 247 | break; |
| 248 | case 0x6: /* RGMII-to-Copper */ |
| 249 | case 0x14: /* SGMII-to-Copper */ |
| 250 | case 0x17: /* SerDes-to-Copper */ |
| 251 | break; |
| 252 | default: |
| 253 | printf("ERROR, invalid PHY mode (0x%x\n)", val); |
| 254 | break; |
| 255 | } |
| 256 | |
| 257 | return serdes; |
| 258 | } |
| 259 | |
| 260 | /* |
| 261 | * Determine SerDes link speed and duplex from Expansion reg 0x42 "Operating |
| 262 | * Mode Status Register" |
| 263 | */ |
| 264 | static u32 bcm5482_parse_serdes_sr(struct phy_device *phydev) |
| 265 | { |
| 266 | u16 val; |
| 267 | int i = 0; |
| 268 | |
| 269 | /* Wait 1s for link - Clause 37 autonegotiation happens very fast */ |
| 270 | while (1) { |
| 271 | phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL, |
| 272 | MIIM_BCM54XX_EXP_SEL_ER | 0x42); |
| 273 | val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA); |
| 274 | |
| 275 | if (val & 0x8000) |
| 276 | break; |
| 277 | |
| 278 | if (i++ > 1000) { |
| 279 | phydev->link = 0; |
| 280 | return 1; |
| 281 | } |
| 282 | |
| 283 | udelay(1000); /* 1 ms */ |
| 284 | } |
| 285 | |
| 286 | phydev->link = 1; |
| 287 | switch ((val >> 13) & 0x3) { |
| 288 | case (0x00): |
| 289 | phydev->speed = 10; |
| 290 | break; |
| 291 | case (0x01): |
| 292 | phydev->speed = 100; |
| 293 | break; |
| 294 | case (0x02): |
| 295 | phydev->speed = 1000; |
| 296 | break; |
| 297 | } |
| 298 | |
| 299 | phydev->duplex = (val & 0x1000) == 0x1000; |
| 300 | |
| 301 | return 0; |
| 302 | } |
| 303 | |
| 304 | /* |
| 305 | * Figure out if BCM5482 is in serdes or copper mode and determine link |
| 306 | * configuration accordingly |
| 307 | */ |
| 308 | static int bcm5482_startup(struct phy_device *phydev) |
| 309 | { |
Michal Simek | b733c27 | 2016-05-18 12:46:12 +0200 | [diff] [blame] | 310 | int ret; |
| 311 | |
Andy Fleming | 9082eea | 2011-04-07 21:56:05 -0500 | [diff] [blame] | 312 | if (bcm5482_is_serdes(phydev)) { |
| 313 | bcm5482_parse_serdes_sr(phydev); |
| 314 | phydev->port = PORT_FIBRE; |
Michal Simek | b733c27 | 2016-05-18 12:46:12 +0200 | [diff] [blame] | 315 | return 0; |
Andy Fleming | 9082eea | 2011-04-07 21:56:05 -0500 | [diff] [blame] | 316 | } |
| 317 | |
Michal Simek | b733c27 | 2016-05-18 12:46:12 +0200 | [diff] [blame] | 318 | /* Wait for auto-negotiation to complete or fail */ |
| 319 | ret = genphy_update_link(phydev); |
| 320 | if (ret) |
| 321 | return ret; |
| 322 | |
| 323 | /* Parse BCM54xx copper aux status register */ |
| 324 | return bcm54xx_parse_status(phydev); |
Andy Fleming | 9082eea | 2011-04-07 21:56:05 -0500 | [diff] [blame] | 325 | } |
| 326 | |
| 327 | static struct phy_driver BCM5461S_driver = { |
| 328 | .name = "Broadcom BCM5461S", |
| 329 | .uid = 0x2060c0, |
| 330 | .mask = 0xfffff0, |
| 331 | .features = PHY_GBIT_FEATURES, |
| 332 | .config = &bcm5461_config, |
| 333 | .startup = &bcm54xx_startup, |
| 334 | .shutdown = &genphy_shutdown, |
| 335 | }; |
| 336 | |
| 337 | static struct phy_driver BCM5464S_driver = { |
| 338 | .name = "Broadcom BCM5464S", |
| 339 | .uid = 0x2060b0, |
| 340 | .mask = 0xfffff0, |
| 341 | .features = PHY_GBIT_FEATURES, |
| 342 | .config = &bcm5461_config, |
| 343 | .startup = &bcm54xx_startup, |
| 344 | .shutdown = &genphy_shutdown, |
| 345 | }; |
| 346 | |
| 347 | static struct phy_driver BCM5482S_driver = { |
| 348 | .name = "Broadcom BCM5482S", |
| 349 | .uid = 0x143bcb0, |
| 350 | .mask = 0xffffff0, |
| 351 | .features = PHY_GBIT_FEATURES, |
| 352 | .config = &bcm5482_config, |
| 353 | .startup = &bcm5482_startup, |
| 354 | .shutdown = &genphy_shutdown, |
| 355 | }; |
| 356 | |
Jiandong Zheng | 1b564ce | 2015-07-15 16:28:13 -0700 | [diff] [blame] | 357 | static struct phy_driver BCM_CYGNUS_driver = { |
| 358 | .name = "Broadcom CYGNUS GPHY", |
| 359 | .uid = 0xae025200, |
| 360 | .mask = 0xfffff0, |
| 361 | .features = PHY_GBIT_FEATURES, |
| 362 | .config = &bcm_cygnus_config, |
| 363 | .startup = &bcm_cygnus_startup, |
| 364 | .shutdown = &genphy_shutdown, |
| 365 | }; |
| 366 | |
Andy Fleming | 9082eea | 2011-04-07 21:56:05 -0500 | [diff] [blame] | 367 | int phy_broadcom_init(void) |
| 368 | { |
| 369 | phy_register(&BCM5482S_driver); |
| 370 | phy_register(&BCM5464S_driver); |
| 371 | phy_register(&BCM5461S_driver); |
Jiandong Zheng | 1b564ce | 2015-07-15 16:28:13 -0700 | [diff] [blame] | 372 | phy_register(&BCM_CYGNUS_driver); |
Andy Fleming | 9082eea | 2011-04-07 21:56:05 -0500 | [diff] [blame] | 373 | |
| 374 | return 0; |
| 375 | } |