blob: eea6ce53db59afc46bbd64ec9424248ca8e8f11c [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sunf749db32014-06-23 15:15:56 -07002/*
Priyanka Jain89a168f2017-04-28 10:41:35 +05303 * Copyright 2017 NXP
York Sunf749db32014-06-23 15:15:56 -07004 * Copyright (C) 2014 Freescale Semiconductor
York Sunf749db32014-06-23 15:15:56 -07005 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
York Sunf749db32014-06-23 15:15:56 -070010#define CONFIG_REMAKE_ELF
York Sunf749db32014-06-23 15:15:56 -070011
Bharat Bhushan08c51302017-03-22 12:06:25 +053012#include <asm/arch/stream_id_lsch3.h>
Mingkai Hu9f3183d2015-10-26 19:47:50 +080013#include <asm/arch/config.h>
Minghuan Lian31d34c62015-03-20 19:28:16 -070014
Mingkai Hu9f3183d2015-10-26 19:47:50 +080015/* Link Definitions */
Rajesh Bhagat9570df02018-12-27 04:37:59 +000016#ifdef CONFIG_TFABOOT
17#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
18#else
Mingkai Hu9f3183d2015-10-26 19:47:50 +080019#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagat9570df02018-12-27 04:37:59 +000020#endif
Mingkai Hu9f3183d2015-10-26 19:47:50 +080021
Bhupesh Sharma422cb082015-03-19 09:20:43 -070022/* We need architecture specific misc initializations */
Bhupesh Sharma422cb082015-03-19 09:20:43 -070023
York Sunf749db32014-06-23 15:15:56 -070024/* Link Definitions */
York Sunf749db32014-06-23 15:15:56 -070025
York Sunf749db32014-06-23 15:15:56 -070026#ifndef CONFIG_SYS_FSL_DDR4
York Sunf749db32014-06-23 15:15:56 -070027#define CONFIG_SYS_DDR_RAW_TIMING
28#endif
York Sunf749db32014-06-23 15:15:56 -070029
30#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
31
Mingkai Hu9f3183d2015-10-26 19:47:50 +080032#define CONFIG_VERY_BIG_RAM
York Sunf749db32014-06-23 15:15:56 -070033#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
34#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
35#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
36#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
York Sund9c68b12014-08-13 10:21:05 -070037#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
38
York Sun8bfa3012014-09-08 12:20:01 -070039/*
40 * SMP Definitinos
41 */
Michael Walle3d3fe8b2020-06-01 21:53:26 +020042#define CPU_RELEASE_ADDR secondary_boot_addr
York Sun8bfa3012014-09-08 12:20:01 -070043
York Sund9c68b12014-08-13 10:21:05 -070044#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053045#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sund9c68b12014-08-13 10:21:05 -070046#define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
47/*
48 * DDR controller use 0 as the base address for binding.
49 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
50 */
51#define CONFIG_SYS_DP_DDR_BASE_PHY 0
52#define CONFIG_DP_DDR_CTRL 2
53#define CONFIG_DP_DDR_NUM_CTRLS 1
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053054#endif
York Sunf749db32014-06-23 15:15:56 -070055
56/* Generic Timer Definitions */
York Sun207774b2015-03-20 19:28:08 -070057/*
58 * This is not an accurate number. It is used in start.S. The frequency
59 * will be udpated later when get_bus_freq(0) is available.
60 */
61#define COUNTER_FREQUENCY 25000000 /* 25MHz */
York Sunf749db32014-06-23 15:15:56 -070062
Biwen Li04f26d62021-02-05 19:01:59 +080063/* GPIO */
Biwen Li04f26d62021-02-05 19:01:59 +080064
York Sunf749db32014-06-23 15:15:56 -070065/* I2C */
York Sunf749db32014-06-23 15:15:56 -070066
67/* Serial Port */
York Sunf749db32014-06-23 15:15:56 -070068#define CONFIG_SYS_NS16550_SERIAL
69#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang35642082017-01-10 16:44:16 +080070#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
York Sunf749db32014-06-23 15:15:56 -070071
York Sunf749db32014-06-23 15:15:56 -070072/*
York Sun7288c2c2015-03-20 19:28:23 -070073 * During booting, IFC is mapped at the region of 0x30000000.
74 * But this region is limited to 256MB. To accommodate NOR, promjet
75 * and FPGA. This region is divided as below:
76 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
77 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
78 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
79 *
80 * To accommodate bigger NOR flash and other devices, we will map IFC
81 * chip selects to as below:
82 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
83 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
84 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
85 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
86 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
87 *
88 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
York Sunf749db32014-06-23 15:15:56 -070089 * CONFIG_SYS_FLASH_BASE has the final address (core view)
90 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
91 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
92 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
93 */
York Sun7288c2c2015-03-20 19:28:23 -070094
York Sunf749db32014-06-23 15:15:56 -070095#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
96#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
97#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
98
York Sun7288c2c2015-03-20 19:28:23 -070099#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
100#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
101
York Sun7288c2c2015-03-20 19:28:23 -0700102#ifndef __ASSEMBLY__
103unsigned long long get_qixis_addr(void);
104#endif
105#define QIXIS_BASE get_qixis_addr()
106#define QIXIS_BASE_PHYS 0x20000000
107#define QIXIS_BASE_PHYS_EARLY 0xC000000
Yangbo Lu8b064602015-03-20 19:28:31 -0700108#define QIXIS_STAT_PRES1 0xb
109#define QIXIS_SDID_MASK 0x07
110#define QIXIS_ESDHC_NO_ADAPTER 0x7
York Sun7288c2c2015-03-20 19:28:23 -0700111
112#define CONFIG_SYS_NAND_BASE 0x530000000ULL
113#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
Prabhakar Kushwahae211c122014-07-16 09:21:12 +0530114
York Sunf749db32014-06-23 15:15:56 -0700115/* MC firmware */
York Sunf749db32014-06-23 15:15:56 -0700116/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
J. German Rivera125e2bc2015-03-20 19:28:18 -0700117#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
118#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
119#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
120#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
York Sun3c1d2182016-04-04 11:41:26 -0700121/* For LS2085A */
J. German Riverac1000c12015-07-02 11:28:58 +0530122#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
123#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
York Sunf749db32014-06-23 15:15:56 -0700124
Bogdan Purcareata33a89912017-05-24 16:40:21 +0000125/* Define phy_reset function to boot the MC based on mcinitcmd.
126 * This happens late enough to properly fixup u-boot env MAC addresses.
127 */
128#define CONFIG_RESET_PHY_R
129
Prabhakar Kushwaha5c055082015-06-02 10:55:52 +0530130/*
131 * Carve out a DDR region which will not be used by u-boot/Linux
132 *
133 * It will be used by MC and Debug Server. The MC region must be
134 * 512MB aligned, so the min size to hide is 512MB.
135 */
York Sunb63a9502016-08-03 12:33:00 -0700136#ifdef CONFIG_FSL_MC_ENET
Meenakshi Aggarwal43ad41e2019-02-27 14:41:02 +0530137#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024)
York Sunf749db32014-06-23 15:15:56 -0700138#endif
139
York Sunf749db32014-06-23 15:15:56 -0700140/* Miscellaneous configurable options */
York Sunf749db32014-06-23 15:15:56 -0700141
142/* Physical Memory Map */
143/* fixme: these need to be checked against the board */
144#define CONFIG_CHIP_SELECTS_PER_CTRL 4
York Sunf749db32014-06-23 15:15:56 -0700145
York Sunf749db32014-06-23 15:15:56 -0700146#define CONFIG_HWCONFIG
147#define HWCONFIG_BUFFER_SIZE 128
148
York Sunf749db32014-06-23 15:15:56 -0700149/* Initial environment variables */
150#define CONFIG_EXTRA_ENV_SETTINGS \
151 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
152 "loadaddr=0x80100000\0" \
153 "kernel_addr=0x100000\0" \
154 "ramdisk_addr=0x800000\0" \
155 "ramdisk_size=0x2000000\0" \
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -0700156 "fdt_high=0xa0000000\0" \
York Sunf749db32014-06-23 15:15:56 -0700157 "initrd_high=0xffffffffffffffff\0" \
Santan Kumarf5bf23d2017-04-28 12:47:24 +0530158 "kernel_start=0x581000000\0" \
Stuart Yoder052ddd52015-01-06 13:18:57 -0800159 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha97421bd2015-07-01 16:28:22 +0530160 "kernel_size=0x2800000\0" \
Prabhakar Kushwaha16ed8562016-02-03 17:03:51 +0530161 "console=ttyAMA0,38400n8\0" \
Santan Kumarf5bf23d2017-04-28 12:47:24 +0530162 "mcinitcmd=fsl_mc start mc 0x580a00000" \
163 " 0x580e00000 \0"
York Sunf749db32014-06-23 15:15:56 -0700164
York Sunf749db32014-06-23 15:15:56 -0700165/* Monitor Command Prompt */
166#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
York Sunf749db32014-06-23 15:15:56 -0700167#define CONFIG_SYS_MAXARGS 64 /* max command args */
168
Scott Woodb2d5ac52015-03-24 13:25:02 -0700169#define CONFIG_SPL_BSS_START_ADDR 0x80100000
170#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
Scott Woodb2d5ac52015-03-24 13:25:02 -0700171#define CONFIG_SPL_MAX_SIZE 0x16000
Scott Woodb2d5ac52015-03-24 13:25:02 -0700172#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
Jagdish Gediya4b5892c2018-08-23 22:53:33 +0530173#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Scott Woodb2d5ac52015-03-24 13:25:02 -0700174
Santan Kumarfaed6bd2017-05-05 15:42:28 +0530175#ifdef CONFIG_NAND_BOOT
Scott Woodb2d5ac52015-03-24 13:25:02 -0700176#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
177#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
Santan Kumarfaed6bd2017-05-05 15:42:28 +0530178#endif
Scott Woodb2d5ac52015-03-24 13:25:02 -0700179#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
180#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
York Sun63143a52017-12-18 08:24:55 -0800181#define CONFIG_SYS_MONITOR_LEN (1024 * 1024)
Scott Woodb2d5ac52015-03-24 13:25:02 -0700182
Bhupesh Sharma34cc7542015-05-28 14:54:02 +0530183#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
184
Simon Glass457e51c2017-05-17 08:23:10 -0600185#include <asm/arch/soc.h>
186
York Sunf749db32014-06-23 15:15:56 -0700187#endif /* __LS2_COMMON_H */