blob: c2c9093f51fd2aa687320b9ac4c47431f2d015f5 [file] [log] [blame]
wdenk0f8c9762002-08-19 11:57:05 +00001 /*
2 * A collection of structures, addresses, and values associated with
3 * the Motorola 860T FADS board. Copied from the MBX stuff.
4 * Magnus Damm added defines for 8xxrom and extended bd_info.
5 * Helmut Buchsbaum added bitvalues for BCSRx
6 *
7 * Copyright (c) 1998 Dan Malek (dmalek@jlc.net)
8 */
9
10/*
11 * 1999-nov-26: The FADS is using the following physical memorymap:
12 *
13 * ff020000 -> ff02ffff : pcmcia
14 * ff010000 -> ff01ffff : BCSR connected to CS1, setup by 8xxrom
15 * ff000000 -> ff00ffff : IMAP internal in the cpu
16 * fe000000 -> ffnnnnnn : flash connected to CS0, setup by 8xxrom
17 * 00000000 -> nnnnnnnn : sdram/dram setup by 8xxrom
18 */
19
20/* ------------------------------------------------------------------------- */
21
22/*
23 * board/config.h - configuration options, board specific
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/*
30 * High Level Configuration Options
31 * (easy to change)
32 */
wdenk0f8c9762002-08-19 11:57:05 +000033#define CONFIG_MPC850 1
34#define CONFIG_MPC850SAR 1
35#define CONFIG_FADS 1
36
Wolfgang Denk2ae18242010-10-06 09:05:45 +020037#define CONFIG_SYS_TEXT_BASE 0xFE000000
38
wdenk0f8c9762002-08-19 11:57:05 +000039#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
40#undef CONFIG_8xx_CONS_SMC2
41#undef CONFIG_8xx_CONS_NONE
42#define CONFIG_BAUDRATE 9600
43
44#if 0
45#define MPC8XX_FACT 10 /* Multiply by 10 */
46#define MPC8XX_XIN 50000000 /* 50 MHz in */
47#else
48#define MPC8XX_FACT 12 /* Multiply by 12 */
49#define MPC8XX_XIN 4000000 /* 4 MHz in */
50#endif
51#define MPC8XX_HZ ((MPC8XX_XIN) * (MPC8XX_FACT))
52
53#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
54
55#if 1
56#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
57#else
58#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
59#endif
60
61#define CONFIG_BOOTCOMMAND "bootm 02880000" /* autoboot command */
62#define CONFIG_BOOTARGS " "
63
64#undef CONFIG_WATCHDOG /* watchdog disabled */
65
Jon Loeliger60a08762007-07-07 21:04:26 -050066
67/*
Jon Loeliger11799432007-07-10 09:02:57 -050068 * BOOTP options
69 */
70#define CONFIG_BOOTP_BOOTFILESIZE
71#define CONFIG_BOOTP_BOOTPATH
72#define CONFIG_BOOTP_GATEWAY
73#define CONFIG_BOOTP_HOSTNAME
74
75
76/*
Jon Loeliger60a08762007-07-07 21:04:26 -050077 * Command line configuration.
78 */
79#include <config_cmd_default.h>
80
wdenk0f8c9762002-08-19 11:57:05 +000081
82/*
83 * Miscellaneous configurable options
84 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#undef CONFIG_SYS_LONGHELP /* undef to save memory */
86#define CONFIG_SYS_PROMPT ":>" /* Monitor Command Prompt */
Jon Loeliger60a08762007-07-07 21:04:26 -050087#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +000089#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +000091#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
93#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
94#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +000095
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
97#define CONFIG_SYS_MEMTEST_END 0x00800000 /* 0 ... 8 MB in DRAM */
wdenk0f8c9762002-08-19 11:57:05 +000098
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
wdenk0f8c9762002-08-19 11:57:05 +0000100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk0f8c9762002-08-19 11:57:05 +0000102
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk0f8c9762002-08-19 11:57:05 +0000104
105/*
106 * Low Level Configuration Settings
107 * (address mappings, register initial values, etc.)
108 * You should know what you are doing if you make changes here.
109 */
110/*-----------------------------------------------------------------------
111 * Internal Memory Mapped Register
112 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_IMMR 0xFF000000
114#define CONFIG_SYS_IMMR_SIZE ((uint)(64 * 1024))
wdenk0f8c9762002-08-19 11:57:05 +0000115
116/*-----------------------------------------------------------------------
117 * Definitions for initial stack pointer and data area (in DPRAM)
118 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
120#define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
121#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
122#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
123#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk0f8c9762002-08-19 11:57:05 +0000124
125/*-----------------------------------------------------------------------
126 * Start addresses for the final memory configuration
127 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk0f8c9762002-08-19 11:57:05 +0000129 * Also NOTE that it doesn't mean SDRAM - it means MEMORY.
130 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_SDRAM_BASE 0x00000000
132#define CONFIG_SYS_SDRAM_SIZE (4<<20) /* standard FADS has 4M */
133#define CONFIG_SYS_FLASH_BASE 0x02800000
134#define CONFIG_SYS_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */
wdenk0f8c9762002-08-19 11:57:05 +0000135#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 128 kB for Monitor */
wdenk0f8c9762002-08-19 11:57:05 +0000137#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
wdenk0f8c9762002-08-19 11:57:05 +0000139#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
141#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 128 kB for malloc() */
wdenk0f8c9762002-08-19 11:57:05 +0000142
143/*
144 * For booting Linux, the board info and command line data
145 * have to be in the first 8 MB of memory, since this is
146 * the maximum mapped by the Linux kernel during initialization.
147 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk0f8c9762002-08-19 11:57:05 +0000149/*-----------------------------------------------------------------------
150 * FLASH organization
151 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
153#define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
wdenk0f8c9762002-08-19 11:57:05 +0000154
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
156#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk0f8c9762002-08-19 11:57:05 +0000157
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200158#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200159#define CONFIG_ENV_OFFSET 0x00040000 /* Offset of Environment Sector */
160#define CONFIG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
wdenk0f8c9762002-08-19 11:57:05 +0000162
163/*-----------------------------------------------------------------------
164 * Cache Configuration
165 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger60a08762007-07-07 21:04:26 -0500167#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk0f8c9762002-08-19 11:57:05 +0000169#endif
170
171/*-----------------------------------------------------------------------
172 * SYPCR - System Protection Control 11-9
173 * SYPCR can only be written once after reset!
174 *-----------------------------------------------------------------------
175 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
176 */
177#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk0f8c9762002-08-19 11:57:05 +0000179 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
180#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenk0f8c9762002-08-19 11:57:05 +0000182#endif
183
184/*-----------------------------------------------------------------------
185 * SIUMCR - SIU Module Configuration 11-6
186 *-----------------------------------------------------------------------
187 * PCMCIA config., multi-function pin tri-state
188 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenk0f8c9762002-08-19 11:57:05 +0000190
191/*-----------------------------------------------------------------------
192 * TBSCR - Time Base Status and Control 11-26
193 *-----------------------------------------------------------------------
194 * Clear Reference Interrupt Status, Timebase freezing enabled
195 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
wdenk0f8c9762002-08-19 11:57:05 +0000197
198/*-----------------------------------------------------------------------
199 * PISCR - Periodic Interrupt Status and Control 11-31
200 *-----------------------------------------------------------------------
201 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
202 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk0f8c9762002-08-19 11:57:05 +0000204
205/*-----------------------------------------------------------------------
206 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
207 *-----------------------------------------------------------------------
208 * Reset PLL lock status sticky bit, timer expired status bit and timer *
209 * interrupt status bit - leave PLL multiplication factor unchanged !
210 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_PLPRCR (((MPC8XX_FACT-1) << 20) | \
wdenk0f8c9762002-08-19 11:57:05 +0000212 PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
213
214/*-----------------------------------------------------------------------
215 * SCCR - System Clock and reset Control Register 15-27
216 *-----------------------------------------------------------------------
217 * Set clock output, timebase and RTC source and divider,
218 * power management and some other internal clocks
219 */
220#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_SCCR (SCCR_TBS | \
wdenk0f8c9762002-08-19 11:57:05 +0000222 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
223 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
224 SCCR_DFALCD00)
225
226 /*-----------------------------------------------------------------------
227 *
228 *-----------------------------------------------------------------------
229 *
230 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_DER 0
wdenk0f8c9762002-08-19 11:57:05 +0000232
233/* Because of the way the 860 starts up and assigns CS0 the
234* entire address space, we have to set the memory controller
235* differently. Normally, you write the option register
236* first, and then enable the chip select by writing the
237* base register. For CS0, you must write the base register
238* first, followed by the option register.
239*/
240
241/*
242 * Init Memory Controller:
243 *
244 * BR0/1 and OR0/1 (FLASH)
245 */
246/* the other CS:s are determined by looking at parameters in BCSRx */
247
248
249#define BCSR_ADDR ((uint) 0x02100000)
250#define BCSR_SIZE ((uint)(64 * 1024))
251
252#define FLASH_BASE0_PRELIM 0x02800000 /* FLASH bank #0 */
253#define FLASH_BASE1_PRELIM 0x00000000 /* FLASH bank #1 */
254
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
256#define CONFIG_SYS_PRELIM_OR_AM 0xFFE00000 /* OR addr mask */
wdenk0f8c9762002-08-19 11:57:05 +0000257
258/* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)
wdenk0f8c9762002-08-19 11:57:05 +0000260
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
262#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) /* 1 Mbyte until detected and only 1 Mbyte is needed*/
263#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
wdenk0f8c9762002-08-19 11:57:05 +0000264
265/* BCSRx - Board Control and Status Registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
267#define CONFIG_SYS_OR1_PRELIM 0xffff8110 /* 64Kbyte address space */
268#define CONFIG_SYS_BR1_PRELIM ((BCSR_ADDR) | BR_V )
wdenk0f8c9762002-08-19 11:57:05 +0000269
270
271/*
272 * Memory Periodic Timer Prescaler
273 */
274
275/* periodic timer for refresh */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
wdenk0f8c9762002-08-19 11:57:05 +0000277
278/* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
280#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenk0f8c9762002-08-19 11:57:05 +0000281
282/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
284#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenk0f8c9762002-08-19 11:57:05 +0000285
286/*
287 * MAMR settings for SDRAM
288 */
289
290/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk0f8c9762002-08-19 11:57:05 +0000292 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
293 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
294/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk0f8c9762002-08-19 11:57:05 +0000296 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
297 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
298
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_MAMR 0x13a01114
wdenk0f8c9762002-08-19 11:57:05 +0000300/*
301 * Internal Definitions
302 *
303 * Boot Flags
304 */
305#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
306#define BOOTFLAG_WARM 0x02 /* Software reboot */
307
308
309/* values according to the manual */
310
311
312#define PCMCIA_MEM_ADDR ((uint)0xff020000)
313#define PCMCIA_MEM_SIZE ((uint)(64 * 1024))
314
315#define BCSR0 ((uint) (BCSR_ADDR + 00))
316#define BCSR1 ((uint) (BCSR_ADDR + 0x04))
317#define BCSR2 ((uint) (BCSR_ADDR + 0x08))
318#define BCSR3 ((uint) (BCSR_ADDR + 0x0c))
319#define BCSR4 ((uint) (BCSR_ADDR + 0x10))
320
321/* FADS bitvalues by Helmut Buchsbaum
322 * see MPC8xxADS User's Manual for a proper description
323 * of the following structures
324 */
325
326#define BCSR0_ERB ((uint)0x80000000)
327#define BCSR0_IP ((uint)0x40000000)
328#define BCSR0_BDIS ((uint)0x10000000)
329#define BCSR0_BPS_MASK ((uint)0x0C000000)
330#define BCSR0_ISB_MASK ((uint)0x01800000)
331#define BCSR0_DBGC_MASK ((uint)0x00600000)
332#define BCSR0_DBPC_MASK ((uint)0x00180000)
333#define BCSR0_EBDF_MASK ((uint)0x00060000)
334
335#define BCSR1_FLASH_EN ((uint)0x80000000)
336#define BCSR1_DRAM_EN ((uint)0x40000000)
337#define BCSR1_ETHEN ((uint)0x20000000)
338#define BCSR1_IRDEN ((uint)0x10000000)
339#define BCSR1_FLASH_CFG_EN ((uint)0x08000000)
340#define BCSR1_CNT_REG_EN_PROTECT ((uint)0x04000000)
341#define BCSR1_BCSR_EN ((uint)0x02000000)
342#define BCSR1_RS232EN_1 ((uint)0x01000000)
343#define BCSR1_PCCEN ((uint)0x00800000)
344#define BCSR1_PCCVCC0 ((uint)0x00400000)
345#define BCSR1_PCCVPP_MASK ((uint)0x00300000)
346#define BCSR1_DRAM_HALF_WORD ((uint)0x00080000)
347#define BCSR1_RS232EN_2 ((uint)0x00040000)
348#define BCSR1_SDRAM_EN ((uint)0x00020000)
349#define BCSR1_PCCVCC1 ((uint)0x00010000)
350
351#define BCSR2_FLASH_PD_MASK ((uint)0xF0000000)
wdenkb54d32b2004-06-10 21:34:36 +0000352#define BCSR2_FLASH_PD_SHIFT 28
wdenk0f8c9762002-08-19 11:57:05 +0000353#define BCSR2_DRAM_PD_MASK ((uint)0x07800000)
wdenkb54d32b2004-06-10 21:34:36 +0000354#define BCSR2_DRAM_PD_SHIFT 23
wdenk0f8c9762002-08-19 11:57:05 +0000355#define BCSR2_EXTTOLI_MASK ((uint)0x00780000)
356#define BCSR2_DBREVNR_MASK ((uint)0x00030000)
357
358#define BCSR3_DBID_MASK ((ushort)0x3800)
359#define BCSR3_CNT_REG_EN_PROTECT ((ushort)0x0400)
360#define BCSR3_BREVNR0 ((ushort)0x0080)
361#define BCSR3_FLASH_PD_MASK ((ushort)0x0070)
362#define BCSR3_BREVN1 ((ushort)0x0008)
363#define BCSR3_BREVN2_MASK ((ushort)0x0003)
364
365#define BCSR4_ETHLOOP ((uint)0x80000000)
366#define BCSR4_TFPLDL ((uint)0x40000000)
367#define BCSR4_TPSQEL ((uint)0x20000000)
368#define BCSR4_SIGNAL_LAMP ((uint)0x10000000)
369#ifdef CONFIG_MPC823
370#define BCSR4_USB_EN ((uint)0x08000000)
371#endif /* CONFIG_MPC823 */
372#ifdef CONFIG_MPC860SAR
373#define BCSR4_UTOPIA_EN ((uint)0x08000000)
374#endif /* CONFIG_MPC860SAR */
375#ifdef CONFIG_MPC860T
376#define BCSR4_FETH_EN ((uint)0x08000000)
377#endif /* CONFIG_MPC860T */
378#ifdef CONFIG_MPC823
379#define BCSR4_USB_SPEED ((uint)0x04000000)
380#endif /* CONFIG_MPC823 */
381#ifdef CONFIG_MPC860T
382#define BCSR4_FETHCFG0 ((uint)0x04000000)
383#endif /* CONFIG_MPC860T */
384#ifdef CONFIG_MPC823
385#define BCSR4_VCCO ((uint)0x02000000)
386#endif /* CONFIG_MPC823 */
387#ifdef CONFIG_MPC860T
388#define BCSR4_FETHFDE ((uint)0x02000000)
389#endif /* CONFIG_MPC860T */
390#ifdef CONFIG_MPC823
391#define BCSR4_VIDEO_ON ((uint)0x00800000)
392#endif /* CONFIG_MPC823 */
393#ifdef CONFIG_MPC823
394#define BCSR4_VDO_EKT_CLK_EN ((uint)0x00400000)
395#endif /* CONFIG_MPC823 */
396#ifdef CONFIG_MPC860T
397#define BCSR4_FETHCFG1 ((uint)0x00400000)
398#endif /* CONFIG_MPC860T */
399#ifdef CONFIG_MPC823
400#define BCSR4_VIDEO_RST ((uint)0x00200000)
401#endif /* CONFIG_MPC823 */
402#ifdef CONFIG_MPC860T
403#define BCSR4_FETHRST ((uint)0x00200000)
404#endif /* CONFIG_MPC860T */
405#define BCSR4_MODEM_EN ((uint)0x00100000)
406#define BCSR4_DATA_VOICE ((uint)0x00080000)
407
408#define CONFIG_DRAM_50MHZ 1
409#define CONFIG_SDRAM_50MHZ
410
wdenk0f8c9762002-08-19 11:57:05 +0000411/* We don't use the 8259.
412*/
413#define NR_8259_INTS 0
414
wdenk0f8c9762002-08-19 11:57:05 +0000415#define CONFIG_DISK_SPINUP_TIME 1000000
416
417
418/* PCMCIA configuration */
419
420#define PCMCIA_MAX_SLOTS 2
421
422#ifdef CONFIG_MPC860
423#define PCMCIA_SLOT_A 1
424#endif
425
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200426#define CONFIG_SYS_DAUGHTERBOARD
wdenk180d3f72004-01-04 16:28:35 +0000427
wdenk0f8c9762002-08-19 11:57:05 +0000428#endif /* __CONFIG_H */