blob: edb9a3a4abf8e8d714f9d5de880f013dee69253b [file] [log] [blame]
wdenka87589d2005-06-10 10:00:19 +00001/*
2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
33#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
34#define CONFIG_HMI1001 1 /* HMI1001 board */
35
Wolfgang Denk2ae18242010-10-06 09:05:45 +020036#ifndef CONFIG_SYS_TEXT_BASE
37#define CONFIG_SYS_TEXT_BASE 0xFFF00000
38#endif
39
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenka87589d2005-06-10 10:00:19 +000041
42#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
43#define BOOTFLAG_WARM 0x02 /* Software reboot */
44
wdenka87589d2005-06-10 10:00:19 +000045#define CONFIG_BOARD_EARLY_INIT_R
46
Becky Bruce31d82672008-05-08 19:02:12 -050047#define CONFIG_HIGH_BATS 1 /* High BATs supported */
48
wdenka87589d2005-06-10 10:00:19 +000049/*
50 * Serial console configuration
51 */
52#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
53#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenka87589d2005-06-10 10:00:19 +000055
Wolfgang Denk08abe152005-07-21 15:23:29 +020056/* Partitions */
57#define CONFIG_DOS_PARTITION
58
wdenka87589d2005-06-10 10:00:19 +000059
Jon Loeliger48d5d102007-07-04 22:32:25 -050060/*
Jon Loeliger7f5c0152007-07-10 09:38:02 -050061 * BOOTP options
62 */
63#define CONFIG_BOOTP_BOOTFILESIZE
64#define CONFIG_BOOTP_BOOTPATH
65#define CONFIG_BOOTP_GATEWAY
66#define CONFIG_BOOTP_HOSTNAME
67
68
69/*
Jon Loeliger48d5d102007-07-04 22:32:25 -050070 * Command line configuration.
71 */
72#include <config_cmd_default.h>
73
74#define CONFIG_CMD_DATE
75#define CONFIG_CMD_DISPLAY
76#define CONFIG_CMD_DHCP
77#define CONFIG_CMD_EEPROM
78#define CONFIG_CMD_I2C
79#define CONFIG_CMD_IDE
80#define CONFIG_CMD_NFS
81#define CONFIG_CMD_PCI
82#define CONFIG_CMD_SNTP
83
wdenka87589d2005-06-10 10:00:19 +000084
85#define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
86
Wolfgang Denk14d0a022010-10-07 21:51:12 +020087#if (CONFIG_SYS_TEXT_BASE == 0xFFF00000) /* Boot low */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088# define CONFIG_SYS_LOWBOOT 1
wdenka87589d2005-06-10 10:00:19 +000089#endif
90
91/*
92 * Autobooting
93 */
94#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
95
96#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +010097 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenka87589d2005-06-10 10:00:19 +000098 "echo"
99
100#undef CONFIG_BOOTARGS
101
102#define CONFIG_EXTRA_ENV_SETTINGS \
103 "netdev=eth0\0" \
104 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100105 "nfsroot=${serverip}:${rootpath}\0" \
wdenka87589d2005-06-10 10:00:19 +0000106 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100107 "addip=setenv bootargs ${bootargs} " \
108 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
109 ":${hostname}:${netdev}:off panic=1\0" \
wdenka87589d2005-06-10 10:00:19 +0000110 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100111 "bootm ${kernel_addr}\0" \
112 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenka87589d2005-06-10 10:00:19 +0000113 "rootpath=/opt/eldk/ppc_82xx\0" \
114 ""
115
116#define CONFIG_BOOTCOMMAND "run net_nfs"
117
Wolfgang Denk9f96ae42005-08-30 13:04:12 +0200118#define CONFIG_MISC_INIT_R 1
119
wdenka87589d2005-06-10 10:00:19 +0000120/*
121 * IPB Bus clocking configuration.
122 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenka87589d2005-06-10 10:00:19 +0000124
125/*
wdenk342717f2005-06-27 13:30:03 +0000126 * I2C configuration
127 */
128#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
wdenk342717f2005-06-27 13:30:03 +0000130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
132#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenk342717f2005-06-27 13:30:03 +0000133
134/*
135 * EEPROM configuration
136 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
138#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
139#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
140#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
wdenk342717f2005-06-27 13:30:03 +0000141
142/*
143 * RTC configuration
144 */
145#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenk342717f2005-06-27 13:30:03 +0000147
148/*
wdenka87589d2005-06-10 10:00:19 +0000149 * Flash configuration
150 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_FLASH_BASE 0xFF800000
wdenka87589d2005-06-10 10:00:19 +0000152
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_FLASH_SIZE 0x00800000 /* 8 MByte */
154#define CONFIG_SYS_MAX_FLASH_SECT 67 /* max num of sects on one chip */
wdenka87589d2005-06-10 10:00:19 +0000155
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200156#define CONFIG_ENV_ADDR (CONFIG_SYS_TEXT_BASE+0x40000) /* second sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
wdenka87589d2005-06-10 10:00:19 +0000158 (= chip selects) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
160#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenka87589d2005-06-10 10:00:19 +0000161
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200162#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_FLASH_CFI
164#define CONFIG_SYS_FLASH_EMPTY_INFO
165#define CONFIG_SYS_FLASH_CFI_AMD_RESET
wdenka87589d2005-06-10 10:00:19 +0000166
167/*
168 * Environment settings
169 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200170#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200171#define CONFIG_ENV_SIZE 0x4000
172#define CONFIG_ENV_SECT_SIZE 0x20000
173#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
174#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
wdenka87589d2005-06-10 10:00:19 +0000175
176/*
177 * Memory map
178 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_MBAR 0xF0000000
180#define CONFIG_SYS_SDRAM_BASE 0x00000000
181#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
182#define CONFIG_SYS_DISPLAY_BASE 0x80600000
183#define CONFIG_SYS_STATUS1_BASE 0x80600200
184#define CONFIG_SYS_STATUS2_BASE 0x80600300
wdenka87589d2005-06-10 10:00:19 +0000185
186/* Settings for XLB = 132 MHz */
187#define SDRAM_DDR 1
188#define SDRAM_MODE 0x018D0000
189#define SDRAM_EMODE 0x40090000
190#define SDRAM_CONTROL 0x714f0f00
191#define SDRAM_CONFIG1 0x73722930
192#define SDRAM_CONFIG2 0x47770000
193#define SDRAM_TAPDELAY 0x10000000
194
195/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Michael Zaidman800eb092010-09-20 08:51:53 +0200197
wdenka87589d2005-06-10 10:00:19 +0000198/* preserve space for the post_word at end of on-chip SRAM */
Michael Zaidman800eb092010-09-20 08:51:53 +0200199#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
200
201#ifdef CONFIG_POST
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
wdenka87589d2005-06-10 10:00:19 +0000203#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
wdenka87589d2005-06-10 10:00:19 +0000205#endif
206
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
208#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
209#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenka87589d2005-06-10 10:00:19 +0000210
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200211#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
213# define CONFIG_SYS_RAMBOOT 1
wdenka87589d2005-06-10 10:00:19 +0000214#endif
215
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
217#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 128 kB for malloc() */
218#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenka87589d2005-06-10 10:00:19 +0000219
220/*
221 * Ethernet configuration
222 */
223#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -0800224#define CONFIG_MPC5xxx_FEC_MII100
wdenka87589d2005-06-10 10:00:19 +0000225#define CONFIG_PHY_ADDR 0x00
Wolfgang Denk8d7e2732007-03-07 16:19:46 +0100226#define CONFIG_MII 1 /* MII PHY management */
wdenka87589d2005-06-10 10:00:19 +0000227
228/*
229 * GPIO configuration
230 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_GPS_PORT_CONFIG 0x01051004
wdenka87589d2005-06-10 10:00:19 +0000232
233/*
wdenka87589d2005-06-10 10:00:19 +0000234 * Miscellaneous configurable options
235 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_LONGHELP /* undef to save memory */
237#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger48d5d102007-07-04 22:32:25 -0500238#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenka87589d2005-06-10 10:00:19 +0000240#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenka87589d2005-06-10 10:00:19 +0000242#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
244#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
245#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenka87589d2005-06-10 10:00:19 +0000246
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger48d5d102007-07-04 22:32:25 -0500248#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger48d5d102007-07-04 22:32:25 -0500250#endif
251
wdenka87589d2005-06-10 10:00:19 +0000252/* Enable an alternate, more extensive memory test */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_ALT_MEMTEST
wdenka87589d2005-06-10 10:00:19 +0000254
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
256#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenka87589d2005-06-10 10:00:19 +0000257
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenka87589d2005-06-10 10:00:19 +0000259
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenka87589d2005-06-10 10:00:19 +0000261
262/*
Jon Loeliger7f5c0152007-07-10 09:38:02 -0500263 * Enable loopw command.
wdenka87589d2005-06-10 10:00:19 +0000264 */
265#define CONFIG_LOOPW
266
267/*
268 * Various low-level settings
269 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
271#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenka87589d2005-06-10 10:00:19 +0000272
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
274#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
275#define CONFIG_SYS_BOOTCS_CFG 0x0004FB00
276#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
277#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
wdenka87589d2005-06-10 10:00:19 +0000278
279/* 8Mbit SRAM @0x80100000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_CS1_START 0x80100000
281#define CONFIG_SYS_CS1_SIZE 0x00100000
282#define CONFIG_SYS_CS1_CFG 0x19B00
wdenka87589d2005-06-10 10:00:19 +0000283
284/* FRAM 32Kbyte @0x80700000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_SYS_CS2_START 0x80700000
286#define CONFIG_SYS_CS2_SIZE 0x00008000
287#define CONFIG_SYS_CS2_CFG 0x19800
wdenka87589d2005-06-10 10:00:19 +0000288
289/* Display H1, Status Inputs, EPLD @0x80600000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290#define CONFIG_SYS_CS3_START 0x80600000
291#define CONFIG_SYS_CS3_SIZE 0x00100000
292#define CONFIG_SYS_CS3_CFG 0x00019800
wdenka87589d2005-06-10 10:00:19 +0000293
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_CS_BURST 0x00000000
295#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenka87589d2005-06-10 10:00:19 +0000296
Wolfgang Denk08abe152005-07-21 15:23:29 +0200297/*-----------------------------------------------------------------------
298 * IDE/ATA stuff Supports IDE harddisk
299 *-----------------------------------------------------------------------
300 */
301
302#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
303
304#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
305#undef CONFIG_IDE_LED /* LED for ide not supported */
306
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
308#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
Wolfgang Denk08abe152005-07-21 15:23:29 +0200309
Wolfgang Denk9d3338d2005-08-10 10:06:25 +0200310#define CONFIG_IDE_PREINIT 1
311
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200312#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Wolfgang Denk08abe152005-07-21 15:23:29 +0200313
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
Wolfgang Denk08abe152005-07-21 15:23:29 +0200315
316/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
Wolfgang Denk08abe152005-07-21 15:23:29 +0200318
319/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
Wolfgang Denk08abe152005-07-21 15:23:29 +0200321
322/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
Wolfgang Denk08abe152005-07-21 15:23:29 +0200324
325/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326#define CONFIG_SYS_ATA_STRIDE 4
Wolfgang Denk08abe152005-07-21 15:23:29 +0200327
328#define CONFIG_ATAPI 1
329
Wolfgang Denkccd9d3d2005-09-03 01:21:50 +0200330#define CONFIG_VIDEO_SMI_LYNXEM
331#define CONFIG_CFB_CONSOLE
332#define CONFIG_VGA_AS_SINGLE_DEVICE
333#define CONFIG_VIDEO_LOGO
334
Wolfgang Denk98128f32005-08-16 15:17:53 +0200335/*
336 * PCI Mapping:
337 * 0x40000000 - 0x4fffffff - PCI Memory
338 * 0x50000000 - 0x50ffffff - PCI IO Space
339 */
340#define CONFIG_PCI 1
341#define CONFIG_PCI_PNP 1
342#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liewf33fca22008-03-30 01:19:06 -0500343#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
Wolfgang Denk98128f32005-08-16 15:17:53 +0200344
345#define CONFIG_PCI_MEM_BUS 0x40000000
346#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
347#define CONFIG_PCI_MEM_SIZE 0x10000000
348
349#define CONFIG_PCI_IO_BUS 0x50000000
350#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
351#define CONFIG_PCI_IO_SIZE 0x01000000
352
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_ISA_IO CONFIG_PCI_IO_BUS
Wolfgang Denkccd9d3d2005-09-03 01:21:50 +0200354
Wolfgang Denk9f96ae42005-08-30 13:04:12 +0200355/*---------------------------------------------------------------------*/
356/* Display addresses */
357/*---------------------------------------------------------------------*/
358
Ilya Yanok7f0d2412010-09-09 23:03:32 +0200359#define CONFIG_PDSP188x
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_DISP_CHR_RAM (CONFIG_SYS_DISPLAY_BASE + 0x38)
361#define CONFIG_SYS_DISP_CWORD (CONFIG_SYS_DISPLAY_BASE + 0x30)
Wolfgang Denk9f96ae42005-08-30 13:04:12 +0200362
wdenka87589d2005-06-10 10:00:19 +0000363#endif /* __CONFIG_H */