blob: 4984dc1ef81c6d69f7f737e825313ed604466aac [file] [log] [blame]
Dirk Eibachab4c62c2009-07-27 08:49:48 +02001/*
2 * (C) Copyright 2009
3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4 *
5 * Based on include/configs/canyonlands.h
6 * (C) Copyright 2008
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Dirk Eibachab4c62c2009-07-27 08:49:48 +020010 */
11
12/*
Dirk Eibach4c188362009-09-09 12:36:07 +020013 * intip.h - configuration for CompactCenter aka intip (460EX) and DevCon-Center
Dirk Eibachab4c62c2009-07-27 08:49:48 +020014 */
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
18/*
19 * High Level Configuration Options
20 */
21/*
Dirk Eibach4c188362009-09-09 12:36:07 +020022 * This config file is used for CompactCenter(codename intip) and DevCon-Center
Dirk Eibachab4c62c2009-07-27 08:49:48 +020023 */
24#define CONFIG_460EX 1 /* Specific PPC460EX */
25#ifdef CONFIG_DEVCONCENTER
26#define CONFIG_HOSTNAME devconcenter
Dirk Eibach996d88d2012-04-26 03:54:25 +000027#define CONFIG_IDENT_STRING " devconcenter 0.06"
Dirk Eibachab4c62c2009-07-27 08:49:48 +020028#else
Dirk Eibach4c188362009-09-09 12:36:07 +020029#define CONFIG_HOSTNAME intip
Dirk Eibach996d88d2012-04-26 03:54:25 +000030#define CONFIG_IDENT_STRING " intip 0.06"
Dirk Eibachab4c62c2009-07-27 08:49:48 +020031#endif
32#define CONFIG_440 1
Dirk Eibachab4c62c2009-07-27 08:49:48 +020033
Wolfgang Denk2ae18242010-10-06 09:05:45 +020034#ifndef CONFIG_SYS_TEXT_BASE
35#define CONFIG_SYS_TEXT_BASE 0xFFFA0000
36#endif
37
Dirk Eibachab4c62c2009-07-27 08:49:48 +020038/*
39 * Include common defines/options for all AMCC eval boards
40 */
41#include "amcc-common.h"
42
43#define CONFIG_SYS_CLK_FREQ 66666667 /* external freq to pll */
44
45#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
46#define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
47#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
48#define CONFIG_BOARD_TYPES 1 /* support board types */
Dirk Eibachab4c62c2009-07-27 08:49:48 +020049#define CFG_ALT_MEMTEST
50
51/*
52 * Base addresses -- Note these are effective addresses where the
53 * actual resources get mapped (not physical addresses)
54 */
55#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
56#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
57#define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
58
59/* EBC stuff */
60#ifdef CONFIG_DEVCONCENTER /* Devcon-Center has 128 MB of flash */
61#define CONFIG_SYS_FLASH_BASE 0xF8000000 /* later mapped here */
62#define CONFIG_SYS_FLASH_SIZE (128 << 20)
63#else
64#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* later mapped here */
65#define CONFIG_SYS_FLASH_SIZE (64 << 20)
66#endif
67
68#define CONFIG_SYS_NVRAM_BASE 0xE0000000
69#define CONFIG_SYS_UART_BASE 0xE0100000
70#define CONFIG_SYS_IO_BASE 0xE0200000
71
72#define CONFIG_SYS_BOOT_BASE_ADDR 0xFF000000 /* EBC Boot Space */
73#define CONFIG_SYS_FLASH_BASE_PHYS_H 0x4
74#ifdef CONFIG_DEVCONCENTER /* Devcon-Center has 128 MB of flash */
75#define CONFIG_SYS_FLASH_BASE_PHYS_L 0xC8000000
76#else
77#define CONFIG_SYS_FLASH_BASE_PHYS_L 0xCC000000
78#endif
79#define CONFIG_SYS_FLASH_BASE_PHYS \
80 (((u64)CONFIG_SYS_FLASH_BASE_PHYS_H << 32) \
81 | (u64)CONFIG_SYS_FLASH_BASE_PHYS_L)
82
83#define CONFIG_SYS_OCM_BASE 0xE3000000 /* OCM: 64k */
84#define CONFIG_SYS_SRAM_BASE 0xE8000000 /* SRAM: 256k */
Wolfgang Denkbf560802010-09-10 23:04:05 +020085#define CONFIG_SYS_SRAM_SIZE (256 << 10)
Dirk Eibachab4c62c2009-07-27 08:49:48 +020086#define CONFIG_SYS_LOCAL_CONF_REGS 0xEF000000
87
Dirk Eibachab4c62c2009-07-27 08:49:48 +020088#define CONFIG_SYS_AHB_BASE 0xE2000000 /* int. AHB periph. */
89
90/*
91 * Initial RAM & stack pointer (placed in OCM)
92 */
93#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
Wolfgang Denk553f0982010-10-26 13:32:32 +020094#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
Dirk Eibachab4c62c2009-07-27 08:49:48 +020095#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020096 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dirk Eibachab4c62c2009-07-27 08:49:48 +020097#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
98
99/*
100 * Serial Port
101 */
Stefan Roese550650d2010-09-20 16:05:31 +0200102#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200103
104/*
105 * Environment
106 */
107/*
108 * Define here the location of the environment variables (FLASH).
109 */
110#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
111#define CONFIG_SYS_NOR_CS 0 /* NOR chip connected to CSx */
112
113/*
114 * FLASH related
115 */
116#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
117#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
118#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* Use AMD reset cmd */
119
120#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
121#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
122#ifdef CONFIG_DEVCONCENTER
123#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* max num of sectors per chip*/
124#else
125#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
126#endif
127
128#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
129#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
130
131#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* buff'd writes (20x faster) */
132#define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
133
134#ifdef CONFIG_ENV_IS_IN_FLASH
135#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector*/
136#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
137#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
138
139/* Address and size of Redundant Environment Sector */
140#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
141#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
142#endif /* CONFIG_ENV_IS_IN_FLASH */
143
144/*
145 * DDR SDRAM
146 */
147
148#define CONFIG_AUTOCALIB "silent\0" /* default is non-verbose */
149
150#define CONFIG_PPC4xx_DDR_AUTOCALIBRATION /* IBM DDR autocalibration */
151#define DEBUG_PPC4xx_DDR_AUTOCALIBRATION /* dynamic DDR autocal debug */
152#undef CONFIG_PPC4xx_DDR_METHOD_A
153
154/* DDR1/2 SDRAM Device Control Register Data Values */
155/* Memory Queue */
156#define CONFIG_SYS_SDRAM_R0BAS 0x0000f800
157#define CONFIG_SYS_SDRAM_R1BAS 0x00000000
158#define CONFIG_SYS_SDRAM_R2BAS 0x00000000
159#define CONFIG_SYS_SDRAM_R3BAS 0x00000000
160#define CONFIG_SYS_SDRAM_PLBADDULL 0x00000000
161#define CONFIG_SYS_SDRAM_PLBADDUHB 0x00000008
Dirk Eibach91d59902009-09-21 13:27:14 +0200162#define CONFIG_SYS_SDRAM_CONF1LL 0x80001C00
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200163#define CONFIG_SYS_SDRAM_CONF1HB 0x80001C80
164#define CONFIG_SYS_SDRAM_CONFPATHB 0x10a68000
165
166/* SDRAM Controller */
167#define CONFIG_SYS_SDRAM0_MB0CF 0x00000201
168#define CONFIG_SYS_SDRAM0_MB1CF 0x00000000
169#define CONFIG_SYS_SDRAM0_MB2CF 0x00000000
170#define CONFIG_SYS_SDRAM0_MB3CF 0x00000000
Dirk Eibach91d59902009-09-21 13:27:14 +0200171#define CONFIG_SYS_SDRAM0_MCOPT1 0x05120000
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200172#define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
173#define CONFIG_SYS_SDRAM0_MODT0 0x00000000
174#define CONFIG_SYS_SDRAM0_MODT1 0x00000000
175#define CONFIG_SYS_SDRAM0_MODT2 0x00000000
176#define CONFIG_SYS_SDRAM0_MODT3 0x00000000
177#define CONFIG_SYS_SDRAM0_CODT 0x00000020
178#define CONFIG_SYS_SDRAM0_RTR 0x06180000
179#define CONFIG_SYS_SDRAM0_INITPLR0 0xA8380000
180#define CONFIG_SYS_SDRAM0_INITPLR1 0x81900400
181#define CONFIG_SYS_SDRAM0_INITPLR2 0x81020000
182#define CONFIG_SYS_SDRAM0_INITPLR3 0x81030000
Dirk Eibach91d59902009-09-21 13:27:14 +0200183#define CONFIG_SYS_SDRAM0_INITPLR4 0x81010002
Dirk Eibach15cc3852011-10-04 11:13:55 +0200184#define CONFIG_SYS_SDRAM0_INITPLR5 0xE4000552
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200185#define CONFIG_SYS_SDRAM0_INITPLR6 0x81900400
186#define CONFIG_SYS_SDRAM0_INITPLR7 0x8A880000
187#define CONFIG_SYS_SDRAM0_INITPLR8 0x8A880000
188#define CONFIG_SYS_SDRAM0_INITPLR9 0x8A880000
189#define CONFIG_SYS_SDRAM0_INITPLR10 0x8A880000
Dirk Eibach15cc3852011-10-04 11:13:55 +0200190#define CONFIG_SYS_SDRAM0_INITPLR11 0x81000452
Dirk Eibach91d59902009-09-21 13:27:14 +0200191#define CONFIG_SYS_SDRAM0_INITPLR12 0x81010382
192#define CONFIG_SYS_SDRAM0_INITPLR13 0x81010002
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200193#define CONFIG_SYS_SDRAM0_INITPLR14 0x00000000
194#define CONFIG_SYS_SDRAM0_INITPLR15 0x00000000
195#define CONFIG_SYS_SDRAM0_RQDC 0x80000038
Dirk Eibach91d59902009-09-21 13:27:14 +0200196#define CONFIG_SYS_SDRAM0_RFDC 0x00000257
197#define CONFIG_SYS_SDRAM0_RDCC 0x40000000
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200198#define CONFIG_SYS_SDRAM0_DLCR 0x00000000
199#define CONFIG_SYS_SDRAM0_CLKTR 0x40000000
Dirk Eibach15cc3852011-10-04 11:13:55 +0200200#define CONFIG_SYS_SDRAM0_WRDTR 0x86000823
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200201#define CONFIG_SYS_SDRAM0_SDTR1 0x80201000
202#define CONFIG_SYS_SDRAM0_SDTR2 0x32204232
Dirk Eibach91d59902009-09-21 13:27:14 +0200203#define CONFIG_SYS_SDRAM0_SDTR3 0x090C0D15
Dirk Eibach15cc3852011-10-04 11:13:55 +0200204#define CONFIG_SYS_SDRAM0_MMODE 0x00000452
Dirk Eibach91d59902009-09-21 13:27:14 +0200205#define CONFIG_SYS_SDRAM0_MEMODE 0x00000002
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200206
207#define CONFIG_SYS_MBYTES_SDRAM 256 /* 256MB */
208
209/*
210 * I2C
211 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000212#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200213
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200214#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
215#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
216#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
217#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
218
219/* I2C bootstrap EEPROM */
220#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x54
221#define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
222#define CONFIG_4xx_CONFIG_BLOCKSIZE 16
223
224/* I2C SYSMON */
225#define CONFIG_DTT_LM63 1 /* National LM63 */
226#define CONFIG_DTT_SENSORS { 0 } /* Sensor addresses */
227#define CONFIG_DTT_PWM_LOOKUPTABLE \
228 { { 40, 10 }, { 50, 20 }, { 60, 40 } }
229#define CONFIG_DTT_TACH_LIMIT 0xa10
230
231/* RTC configuration */
232#define CONFIG_RTC_DS1337 1
233#define CONFIG_SYS_I2C_RTC_ADDR 0x68
234
235/*
236 * Ethernet
237 */
238#define CONFIG_IBM_EMAC4_V4 1
239
240#define CONFIG_HAS_ETH0
241#define CONFIG_HAS_ETH1
242
243#define CONFIG_PHY_ADDR 2 /* PHY address, See schematics */
244#define CONFIG_PHY1_ADDR 3
245
246#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
247#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
248#define CONFIG_PHY_DYNAMIC_ANEG 1
249
250/*
251 * USB-OHCI
252 */
253#define CONFIG_USB_OHCI_NEW
254#define CONFIG_USB_STORAGE
255#undef CONFIG_SYS_OHCI_BE_CONTROLLER /* 460EX has little endian descriptors*/
256#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS /* 460EX has little endian register */
257#define CONFIG_SYS_OHCI_USE_NPS /* force NoPowerSwitching mode */
258#define CONFIG_SYS_USB_OHCI_REGS_BASE (CONFIG_SYS_AHB_BASE | 0xd0000)
259#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
260#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
261
262/*
263 * Default environment variables
264 */
265#define CONFIG_EXTRA_ENV_SETTINGS \
266 CONFIG_AMCC_DEF_ENV \
267 CONFIG_AMCC_DEF_ENV_POWERPC \
268 CONFIG_AMCC_DEF_ENV_NOR_UPD \
269 "kernel_addr=fc000000\0" \
270 "fdt_addr=fc1e0000\0" \
271 "ramdisk_addr=fc200000\0" \
272 "pciconfighost=1\0" \
273 "pcie_mode=RP:RP\0" \
274 ""
275
276/*
277 * Commands additional to the ones defined in amcc-common.h
278 */
279#define CONFIG_CMD_CHIP_CONFIG
280#define CONFIG_CMD_DATE
281#define CONFIG_CMD_DTT
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200282#define CONFIG_CMD_PCI
283#define CONFIG_CMD_SDRAM
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200284
285/* Partitions */
286#define CONFIG_MAC_PARTITION
287#define CONFIG_DOS_PARTITION
288#define CONFIG_ISO_PARTITION
289
290/*
291 * PCI stuff
292 */
293/* General PCI */
294#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000295#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200296#define CONFIG_PCI_PNP /* do pci plug-and-play */
297#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
298#define CONFIG_PCI_CONFIG_HOST_BRIDGE
299#define CONFIG_PCI_DISABLE_PCIE
300
301/* Board-specific PCI */
302#define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
303#undef CONFIG_SYS_PCI_MASTER_INIT
304
305#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
306#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
307
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200308/*
309 * External Bus Controller (EBC) Setup
310 */
311
312/*
313 * CompactCenter has 64MBytes of NOR FLASH (Spansion 29GL512), but the
314 * boot EBC mapping only supports a maximum of 16MBytes
315 * (4.ff00.0000 - 4.ffff.ffff).
316 * To solve this problem, the FLASH has to get remapped to another
317 * EBC address which accepts bigger regions:
318 *
319 * 0xfc00.0000 -> 4.cc00.0000
320 */
321
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200322/* Memory Bank 0 (NOR-FLASH) initialization */
323#define CONFIG_SYS_EBC_PB0AP 0x10055e00
324#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_BOOT_BASE_ADDR | 0x9a000)
325
326/* Memory Bank 1 (NVRAM) initialization */
327#define CONFIG_SYS_EBC_PB1AP 0x02815480
328/* BAS=NVRAM,BS=1MB,BU=R/W,BW=8bit*/
329#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_NVRAM_BASE | 0x18000)
330
331/* Memory Bank 2 (UART) initialization */
332#define CONFIG_SYS_EBC_PB2AP 0x02815480
333/* BAS=UART,BS=1MB,BU=R/W,BW=16bit*/
334#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_UART_BASE | 0x1A000)
335
336/* Memory Bank 3 (IO) initialization */
337#define CONFIG_SYS_EBC_PB3AP 0x02815480
338/* BAS=IO,BS=1MB,BU=R/W,BW=16bit*/
339#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_IO_BASE | 0x1A000)
340
341/*
342 * PPC4xx GPIO Configuration
343 */
344/* 460EX: Use USB configuration */
345#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
346{ \
347/* GPIO Core 0 */ \
348{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
349{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
350{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
351{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
352{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
353{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
354{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
355{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
356{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
357{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
358{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
359{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
360{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
361{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
362{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
363{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
364{GPIO0_BASE, GPIO_IN , GPIO_SEL, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
365{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
366{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
367{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
368{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
369{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
370{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
371{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
372{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
373{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
374{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
375{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
376{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
377{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
378{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
379{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
380}, \
381{ \
382/* GPIO Core 1 */ \
383{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
384{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
385{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
386{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
387{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
388{GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
389{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
390{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
391{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
392{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
393{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
394{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
395{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
396{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
397{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
398{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
399{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
400{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
401{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 USB_SERVICE_SUSPEND_N */ \
402{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO51 SPI_CSS_N */ \
403{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO52 FPGA_PROGRAM_UC_N */ \
404{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 FPGA_INIT_UC_N */ \
405{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO54 WD_STROBE */ \
406{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 LED_2_OUT */ \
407{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO56 LED_1_OUT */ \
408{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
409{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
410{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
411{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
412{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO61 STARTUP_FINISHED_N */ \
413{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO62 STARTUP_FINISHED */ \
414{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 SERVICE_PORT_ACTIVE */ \
415} \
416}
417
418#endif /* __CONFIG_H */