blob: 68e59900c04825ed9766022589252d634c21b98b [file] [log] [blame]
Marian Balakowicze6f2e902005-10-11 19:09:42 +02001/*
2 * (C) Copyright 2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Marian Balakowicze6f2e902005-10-11 19:09:42 +02006 */
7
8/*
9 * TQM8349 board configuration file
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Marian Balakowicze6f2e902005-10-11 19:09:42 +020015/*
16 * High Level Configuration Options
17 */
18#define CONFIG_E300 1 /* E300 Family */
Peter Tyser2c7920a2009-05-22 17:23:25 -050019#define CONFIG_MPC834x 1 /* MPC834x specific */
Timur Tabi9ca880a2006-10-31 21:23:16 -060020#define CONFIG_MPC8349 1 /* MPC8349 specific */
Marian Balakowicze6f2e902005-10-11 19:09:42 +020021#define CONFIG_TQM834X 1 /* TQM834X board specific */
22
Wolfgang Denk2ae18242010-10-06 09:05:45 +020023#define CONFIG_SYS_TEXT_BASE 0x80000000
24
Mike Williams16263082011-07-22 04:01:30 +000025/* IMMR Base Address Register, use Freescale default: 0xff400000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020026#define CONFIG_SYS_IMMR 0xff400000
Marian Balakowicze6f2e902005-10-11 19:09:42 +020027
28/* System clock. Primary input clock when in PCI host mode */
29#define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */
30
31/*
32 * Local Bus LCRR
33 * LCRR: DLL bypass, Clock divider is 8
34 *
35 * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz
36 *
37 * External Local Bus rate is
38 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
39 */
Kim Phillipsc7190f02009-09-25 18:19:44 -050040#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
41#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
Marian Balakowicze6f2e902005-10-11 19:09:42 +020042
43/* board pre init: do not call, nothing to do */
44#undef CONFIG_BOARD_EARLY_INIT_F
45
46/* detect the number of flash banks */
47#define CONFIG_BOARD_EARLY_INIT_R
48
49/*
50 * DDR Setup
51 */
Joe Hershbergerdf939e12011-10-11 23:57:22 -050052 /* DDR is system memory*/
53#define CONFIG_SYS_DDR_BASE 0x00000000
54#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershbergerdf939e12011-10-11 23:57:22 -050056#define DDR_CASLAT_25 /* CASLAT set to 2.5 */
57#undef CONFIG_DDR_ECC /* only for ECC DDR module */
58#undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */
Marian Balakowicze6f2e902005-10-11 19:09:42 +020059
Joe Hershbergerdf939e12011-10-11 23:57:22 -050060#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
62#define CONFIG_SYS_MEMTEST_END 0x00100000
Marian Balakowicze6f2e902005-10-11 19:09:42 +020063
64/*
65 * FLASH on the Local Bus
66 */
Joe Hershbergerdf939e12011-10-11 23:57:22 -050067#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
68#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#undef CONFIG_SYS_FLASH_CHECKSUM
70#define CONFIG_SYS_FLASH_BASE 0x80000000 /* start of FLASH */
71#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size in MB */
Joe Hershbergerdf939e12011-10-11 23:57:22 -050072#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sectors */
Wolfgang Denka3455c02009-05-15 09:19:52 +020073#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Marian Balakowicze6f2e902005-10-11 19:09:42 +020074
75/*
76 * FLASH bank number detection
77 */
78
79/*
Joe Hershbergerdf939e12011-10-11 23:57:22 -050080 * When CONFIG_SYS_MAX_FLASH_BANKS_DETECT is defined, the actual number of
81 * Flash banks has to be determined at runtime and stored in a gloabl variable
82 * tqm834x_num_flash_banks. The value of CONFIG_SYS_MAX_FLASH_BANKS_DETECT is
83 * only used instead of CONFIG_SYS_MAX_FLASH_BANKS to allocate the array
84 * flash_info, and should be made sufficiently large to accomodate the number
85 * of banks that might actually be detected. Since most (all?) Flash related
86 * functions use CONFIG_SYS_MAX_FLASH_BANKS as the number of actual banks on
87 * the board, it is defined as tqm834x_num_flash_banks.
Marian Balakowicze6f2e902005-10-11 19:09:42 +020088 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2
Marian Balakowicze6f2e902005-10-11 19:09:42 +020090
Joe Hershbergerdf939e12011-10-11 23:57:22 -050091#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */
Marian Balakowicze6f2e902005-10-11 19:09:42 +020092
93/* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */
Joe Hershbergerdf939e12011-10-11 23:57:22 -050094#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA) \
95 | BR_MS_GPCM \
96 | BR_PS_32 \
97 | BR_V)
Marian Balakowicze6f2e902005-10-11 19:09:42 +020098
99/* FLASH timing (0x0000_0c54) */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500100#define CONFIG_SYS_OR_TIMING_FLASH (OR_GPCM_CSNT \
101 | OR_GPCM_ACS_DIV4 \
102 | OR_GPCM_SCY_5 \
103 | OR_GPCM_TRLX)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200104
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500105#define CONFIG_SYS_PRELIM_OR_AM OR_AM_1GB /* OR addr mask: 1 GiB */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200106
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500107#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM \
108 | CONFIG_SYS_OR_TIMING_FLASH)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200109
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500110#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_1GB)
Rafal Jaworowski6902df52005-10-17 02:39:53 +0200111
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500112 /* Window base at flash base */
113#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200114
115/* disable remaining mappings */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_BR1_PRELIM 0x00000000
117#define CONFIG_SYS_OR1_PRELIM 0x00000000
118#define CONFIG_SYS_LBLAWBAR1_PRELIM 0x00000000
119#define CONFIG_SYS_LBLAWAR1_PRELIM 0x00000000
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_BR2_PRELIM 0x00000000
122#define CONFIG_SYS_OR2_PRELIM 0x00000000
123#define CONFIG_SYS_LBLAWBAR2_PRELIM 0x00000000
124#define CONFIG_SYS_LBLAWAR2_PRELIM 0x00000000
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200125
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_BR3_PRELIM 0x00000000
127#define CONFIG_SYS_OR3_PRELIM 0x00000000
128#define CONFIG_SYS_LBLAWBAR3_PRELIM 0x00000000
129#define CONFIG_SYS_LBLAWAR3_PRELIM 0x00000000
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200130
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200131/*
132 * Monitor config
133 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200134#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
Wolfgang Denk4681e672009-05-14 23:18:34 +0200137# define CONFIG_SYS_RAMBOOT
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200138#else
Wolfgang Denk4681e672009-05-14 23:18:34 +0200139# undef CONFIG_SYS_RAMBOOT
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200140#endif
141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500143#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */
144#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200145
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500146#define CONFIG_SYS_GBL_DATA_OFFSET \
147 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200149
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500150 /* Reserve 384 kB = 3 sect. for Mon */
151#define CONFIG_SYS_MONITOR_LEN (384 * 1024)
152 /* Reserve 512 kB for malloc */
153#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200154
155/*
156 * Serial Port
157 */
158#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_NS16550_SERIAL
160#define CONFIG_SYS_NS16550_REG_SIZE 1
161#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500164 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200165
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
167#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200168
169/*
170 * I2C
171 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200172#define CONFIG_SYS_I2C
173#define CONFIG_SYS_I2C_FSL
174#define CONFIG_SYS_FSL_I2C_SPEED 400000
175#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
176#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200177
178/* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500179#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
180#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */
181#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes/write */
182#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200183
184/* I2C RTC */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500185#define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */
186#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200187
188/* I2C SYSMON (LM75) */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500189#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
190#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_DTT_MAX_TEMP 70
192#define CONFIG_SYS_DTT_LOW_TEMP -30
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500193#define CONFIG_SYS_DTT_HYSTERESIS 3
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200194
195/*
196 * TSEC
197 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200198#define CONFIG_TSEC_ENET /* tsec ethernet support */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200199#define CONFIG_MII
200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500202#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500204#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200205
206#if defined(CONFIG_TSEC_ENET)
207
Kim Phillips255a35772007-05-16 16:52:19 -0500208#define CONFIG_TSEC1 1
209#define CONFIG_TSEC1_NAME "TSEC0"
210#define CONFIG_TSEC2 1
211#define CONFIG_TSEC2_NAME "TSEC1"
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500212#define TSEC1_PHY_ADDR 2
213#define TSEC2_PHY_ADDR 1
214#define TSEC1_PHYIDX 0
215#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500216#define TSEC1_FLAGS TSEC_GIGABIT
217#define TSEC2_FLAGS TSEC_GIGABIT
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200218
219/* Options are: TSEC[0-1] */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500220#define CONFIG_ETHPRIME "TSEC0"
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200221
222#endif /* CONFIG_TSEC_ENET */
223
224/*
225 * General PCI
226 * Addresses are mapped 1-1.
227 */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200228
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200229#if defined(CONFIG_PCI)
230
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500231#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200232
Rafal Jaworowski6902df52005-10-17 02:39:53 +0200233/* PCI1 host bridge */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500234#define CONFIG_SYS_PCI1_MEM_BASE 0x90000000
235#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
236#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
237#define CONFIG_SYS_PCI1_MMIO_BASE \
238 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
239#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
240#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
241#define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
242#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
243#define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
Rafal Jaworowski6902df52005-10-17 02:39:53 +0200244
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200245#undef CONFIG_EEPRO100
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200246#define CONFIG_EEPRO100
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200247#undef CONFIG_TULIP
248
249#if !defined(CONFIG_PCI_PNP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BASE
251 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_MEM_BASE
Rafal Jaworowski6902df52005-10-17 02:39:53 +0200252 #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200253#endif
254
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200256
257#endif /* CONFIG_PCI */
258
259/*
260 * Environment
261 */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500262#define CONFIG_ENV_IS_IN_FLASH 1
263#define CONFIG_ENV_ADDR \
264 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
265#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
266#define CONFIG_ENV_SIZE 0x8000 /* 32K max size */
Wolfgang Denk929b79a2009-05-14 23:18:33 +0200267#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
268#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
269
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500270#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
271#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200272
Jon Loeliger26946902007-07-04 22:30:50 -0500273/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500274 * BOOTP options
275 */
276#define CONFIG_BOOTP_BOOTFILESIZE
277#define CONFIG_BOOTP_BOOTPATH
278#define CONFIG_BOOTP_GATEWAY
279#define CONFIG_BOOTP_HOSTNAME
280
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500281/*
Jon Loeliger26946902007-07-04 22:30:50 -0500282 * Command line configuration.
283 */
Jon Loeliger26946902007-07-04 22:30:50 -0500284#define CONFIG_CMD_DATE
285#define CONFIG_CMD_DTT
286#define CONFIG_CMD_EEPROM
Jon Loeliger26946902007-07-04 22:30:50 -0500287#define CONFIG_CMD_JFFS2
Wolfgang Denk4681e672009-05-14 23:18:34 +0200288#define CONFIG_CMD_REGINFO
Jon Loeliger26946902007-07-04 22:30:50 -0500289
290#if defined(CONFIG_PCI)
291 #define CONFIG_CMD_PCI
292#endif
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200293
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200294/*
295 * Miscellaneous configurable options
296 */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500297#define CONFIG_SYS_LONGHELP /* undef to save memory */
298#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200299
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500300#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
301#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Kim Phillipsa059e902010-04-15 17:36:05 -0500302
Jon Loeliger26946902007-07-04 22:30:50 -0500303#if defined(CONFIG_CMD_KGDB)
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500304 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200305#else
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500306 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200307#endif
308
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500309 /* Print Buffer Size */
310#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
311#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
312 /* Boot Argument Buffer Size */
313#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200314
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500315#undef CONFIG_WATCHDOG /* watchdog disabled */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200316
317/*
318 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700319 * have to be in the first 256 MB of memory, since this is
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200320 * the maximum mapped by the Linux kernel during initialization.
321 */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500322 /* Initial Memory map for Linux */
323#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200324
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200326 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
327 HRCWL_DDR_TO_SCB_CLK_1X1 |\
328 HRCWL_CSB_TO_CLKIN_4X1 |\
329 HRCWL_VCO_1X2 |\
330 HRCWL_CORE_TO_CSB_2X1)
331
332#if defined(PCI_64BIT)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_HRCW_HIGH (\
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200334 HRCWH_PCI_HOST |\
335 HRCWH_64_BIT_PCI |\
336 HRCWH_PCI1_ARBITER_ENABLE |\
337 HRCWH_PCI2_ARBITER_DISABLE |\
338 HRCWH_CORE_ENABLE |\
339 HRCWH_FROM_0X00000100 |\
340 HRCWH_BOOTSEQ_DISABLE |\
341 HRCWH_SW_WATCHDOG_DISABLE |\
342 HRCWH_ROM_LOC_LOCAL_16BIT |\
343 HRCWH_TSEC1M_IN_GMII |\
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500344 HRCWH_TSEC2M_IN_GMII)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200345#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_HRCW_HIGH (\
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200347 HRCWH_PCI_HOST |\
348 HRCWH_32_BIT_PCI |\
349 HRCWH_PCI1_ARBITER_ENABLE |\
Rafal Jaworowski6902df52005-10-17 02:39:53 +0200350 HRCWH_PCI2_ARBITER_DISABLE |\
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200351 HRCWH_CORE_ENABLE |\
352 HRCWH_FROM_0X00000100 |\
353 HRCWH_BOOTSEQ_DISABLE |\
354 HRCWH_SW_WATCHDOG_DISABLE |\
355 HRCWH_ROM_LOC_LOCAL_16BIT |\
356 HRCWH_TSEC1M_IN_GMII |\
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500357 HRCWH_TSEC2M_IN_GMII)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200358#endif
359
Kumar Gala9260a562006-01-11 11:12:57 -0600360/* System IO Config */
Kim Phillips3c9b1ee2009-06-05 14:11:33 -0500361#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_SICRL SICRL_LDP_A
Kumar Gala9260a562006-01-11 11:12:57 -0600363
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200364/* i-cache and d-cache disabled */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_HID0_INIT 0x000000000
Kim Phillips1a2e2032010-04-20 19:37:54 -0500366#define CONFIG_SYS_HID0_FINAL (CONFIG_SYS_HID0_INIT | \
367 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_HID2 HID2_HBE
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200369
Becky Bruce31d82672008-05-08 19:02:12 -0500370#define CONFIG_HIGH_BATS 1 /* High BATs supported */
371
Kumar Gala2688e2f2006-02-10 15:40:06 -0600372/* DDR 0 - 512M */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500373#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500374 | BATL_PP_RW \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500375 | BATL_MEMCOHERENCE)
376#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
377 | BATU_BL_256M \
378 | BATU_VS \
379 | BATU_VP)
380#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500381 | BATL_PP_RW \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500382 | BATL_MEMCOHERENCE)
383#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
384 | BATU_BL_256M \
385 | BATU_VS \
386 | BATU_VP)
Kumar Gala2688e2f2006-02-10 15:40:06 -0600387
388/* stack in DCACHE @ 512M (no backing mem) */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500389#define CONFIG_SYS_IBAT2L (CONFIG_SYS_INIT_RAM_ADDR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500390 | BATL_PP_RW \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500391 | BATL_MEMCOHERENCE)
392#define CONFIG_SYS_IBAT2U (CONFIG_SYS_INIT_RAM_ADDR \
393 | BATU_BL_128K \
394 | BATU_VS \
395 | BATU_VP)
Kumar Gala2688e2f2006-02-10 15:40:06 -0600396
397/* PCI */
Rafal Jaworowski6fe16a82006-08-18 10:39:11 +0200398#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000399#define CONFIG_PCI_INDIRECT_BRIDGE
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500400#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500401 | BATL_PP_RW \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500402 | BATL_MEMCOHERENCE)
403#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI1_MEM_BASE \
404 | BATU_BL_256M \
405 | BATU_VS \
406 | BATU_VP)
407#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500408 | BATL_PP_RW \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500409 | BATL_MEMCOHERENCE \
410 | BATL_GUARDEDSTORAGE)
411#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI1_MMIO_BASE \
412 | BATU_BL_256M \
413 | BATU_VS \
414 | BATU_VP)
415#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_IO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500416 | BATL_PP_RW \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500417 | BATL_CACHEINHIBIT \
418 | BATL_GUARDEDSTORAGE)
419#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_IO_BASE \
420 | BATU_BL_16M \
421 | BATU_VS \
422 | BATU_VP)
Rafal Jaworowski6fe16a82006-08-18 10:39:11 +0200423#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200424#define CONFIG_SYS_IBAT3L (0)
425#define CONFIG_SYS_IBAT3U (0)
426#define CONFIG_SYS_IBAT4L (0)
427#define CONFIG_SYS_IBAT4U (0)
428#define CONFIG_SYS_IBAT5L (0)
429#define CONFIG_SYS_IBAT5U (0)
Rafal Jaworowski6fe16a82006-08-18 10:39:11 +0200430#endif
Kumar Gala2688e2f2006-02-10 15:40:06 -0600431
432/* IMMRBAR */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500433#define CONFIG_SYS_IBAT6L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500434 | BATL_PP_RW \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500435 | BATL_CACHEINHIBIT \
436 | BATL_GUARDEDSTORAGE)
437#define CONFIG_SYS_IBAT6U (CONFIG_SYS_IMMR \
438 | BATU_BL_1M \
439 | BATU_VS \
440 | BATU_VP)
Kumar Gala2688e2f2006-02-10 15:40:06 -0600441
442/* FLASH */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500443#define CONFIG_SYS_IBAT7L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500444 | BATL_PP_RW \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500445 | BATL_CACHEINHIBIT \
446 | BATL_GUARDEDSTORAGE)
447#define CONFIG_SYS_IBAT7U (CONFIG_SYS_FLASH_BASE \
448 | BATU_BL_256M \
449 | BATU_VS \
450 | BATU_VP)
Kumar Gala2688e2f2006-02-10 15:40:06 -0600451
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200452#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
453#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
454#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
455#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
456#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
457#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
458#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
459#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
460#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
461#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
462#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
463#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
464#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
465#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
466#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
467#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kumar Gala2688e2f2006-02-10 15:40:06 -0600468
Jon Loeliger26946902007-07-04 22:30:50 -0500469#if defined(CONFIG_CMD_KGDB)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200470#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200471#endif
472
473/*
474 * Environment Configuration
475 */
476
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500477 /* default location for tftp and bootm */
478#define CONFIG_LOADADDR 400000
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200479
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500480#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200481
482#define CONFIG_BAUDRATE 115200
483
484#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100485 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200486 "echo"
487
488#undef CONFIG_BOOTARGS
489
490#define CONFIG_EXTRA_ENV_SETTINGS \
491 "netdev=eth0\0" \
Wolfgang Denkb931b3a2008-02-14 23:18:01 +0100492 "hostname=tqm834x\0" \
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200493 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100494 "nfsroot=${serverip}:${rootpath}\0" \
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200495 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100496 "addip=setenv bootargs ${bootargs} " \
497 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
498 ":${hostname}:${netdev}:off panic=1\0" \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500499 "addcons=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
Wolfgang Denk4681e672009-05-14 23:18:34 +0200500 "flash_nfs_old=run nfsargs addip addcons;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100501 "bootm ${kernel_addr}\0" \
Wolfgang Denk4681e672009-05-14 23:18:34 +0200502 "flash_nfs=run nfsargs addip addcons;" \
503 "bootm ${kernel_addr} - ${fdt_addr}\0" \
504 "flash_self_old=run ramargs addip addcons;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100505 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Wolfgang Denk4681e672009-05-14 23:18:34 +0200506 "flash_self=run ramargs addip addcons;" \
507 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
508 "net_nfs_old=tftp 400000 ${bootfile};" \
509 "run nfsargs addip addcons;bootm\0" \
510 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
511 "tftp ${fdt_addr_r} ${fdt_file}; " \
512 "run nfsargs addip addcons; " \
513 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200514 "rootpath=/opt/eldk/ppc_6xx\0" \
Wolfgang Denk4681e672009-05-14 23:18:34 +0200515 "bootfile=tqm834x/uImage\0" \
516 "fdtfile=tqm834x/tqm834x.dtb\0" \
517 "kernel_addr_r=400000\0" \
518 "fdt_addr_r=600000\0" \
519 "ramdisk_addr_r=800000\0" \
520 "kernel_addr=800C0000\0" \
521 "fdt_addr=800A0000\0" \
522 "ramdisk_addr=80300000\0" \
523 "u-boot=tqm834x/u-boot.bin\0" \
524 "load=tftp 200000 ${u-boot}\0" \
525 "update=protect off 80000000 +${filesize};" \
526 "era 80000000 +${filesize};" \
527 "cp.b 200000 80000000 ${filesize}\0" \
Detlev Zundeld8ab58b2008-03-06 16:45:53 +0100528 "upd=run load update\0" \
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200529 ""
530
531#define CONFIG_BOOTCOMMAND "run flash_self"
532
533/*
534 * JFFS2 partitions
535 */
536/* mtdparts command line support */
Stefan Roese68d7d652009-03-19 13:30:36 +0100537#define CONFIG_CMD_MTDPARTS
Stefan Roese942556a2009-05-12 14:32:58 +0200538#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
539#define CONFIG_FLASH_CFI_MTD
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200540#define MTDIDS_DEFAULT "nor0=TQM834x-0"
541
542/* default mtd partition table */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500543#define MTDPARTS_DEFAULT "mtdparts=TQM834x-0:256k(u-boot),256k(env)," \
544 "1m(kernel),2m(initrd)," \
545 "-(user);" \
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200546
547#endif /* __CONFIG_H */