Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2010-2012 |
| 4 | * NVIDIA Corporation <www.nvidia.com> |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
Tom Warren | bfcf46d | 2013-02-26 12:18:48 +0000 | [diff] [blame] | 7 | #ifndef _TEGRA_COMMON_H_ |
| 8 | #define _TEGRA_COMMON_H_ |
Alexey Brodkin | 1ace402 | 2014-02-26 17:47:58 +0400 | [diff] [blame] | 9 | #include <linux/sizes.h> |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 10 | #include <linux/stringify.h> |
| 11 | |
| 12 | /* |
| 13 | * High Level Configuration Options |
| 14 | */ |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 15 | #define CONFIG_SYS_L2CACHE_OFF /* No L2 cache */ |
| 16 | |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 17 | #include <asm/arch/tegra.h> /* get chip and board defs */ |
| 18 | |
Thierry Reding | f41f0a1 | 2015-07-28 11:35:54 +0200 | [diff] [blame] | 19 | /* Use the Tegra US timer on ARMv7, but the architected timer on ARMv8. */ |
| 20 | #ifndef CONFIG_ARM64 |
Rob Herring | 31df989 | 2013-10-04 10:22:47 -0500 | [diff] [blame] | 21 | #define CONFIG_SYS_TIMER_RATE 1000000 |
| 22 | #define CONFIG_SYS_TIMER_COUNTER NV_PA_TMRUS_BASE |
Thierry Reding | f41f0a1 | 2015-07-28 11:35:54 +0200 | [diff] [blame] | 23 | #endif |
Rob Herring | 31df989 | 2013-10-04 10:22:47 -0500 | [diff] [blame] | 24 | |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 25 | #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 26 | |
| 27 | /* Environment */ |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 28 | |
| 29 | /* |
Tom Warren | bfcf46d | 2013-02-26 12:18:48 +0000 | [diff] [blame] | 30 | * NS16550 Configuration |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 31 | */ |
Thomas Chou | 1874626 | 2015-11-19 21:48:11 +0800 | [diff] [blame] | 32 | #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 33 | |
| 34 | /* |
Stephen Warren | f175603 | 2014-04-18 10:56:11 -0600 | [diff] [blame] | 35 | * Common HW configuration. |
| 36 | * If this varies between SoCs later, move to tegraNN-common.h |
| 37 | * Note: This is number of devices, not max device ID. |
| 38 | */ |
| 39 | #define CONFIG_SYS_MMC_MAX_DEVICE 4 |
| 40 | |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 41 | /* |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 42 | * Increasing the size of the IO buffer as default nfsargs size is more |
| 43 | * than 256 and so it is not possible to edit it |
| 44 | */ |
Bryan Wu | 64a4fe7 | 2016-09-01 23:49:57 +0000 | [diff] [blame] | 45 | #define CONFIG_SYS_CBSIZE (1024 * 2) /* Console I/O Buffer Size */ |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 46 | /* Print Buffer Size */ |
Bryan Wu | 64a4fe7 | 2016-09-01 23:49:57 +0000 | [diff] [blame] | 47 | #define CONFIG_SYS_MAXARGS 64 /* max number of command args */ |
| 48 | |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 49 | /* Boot Argument Buffer Size */ |
| 50 | #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) |
| 51 | |
Peter Robinson | 632fb97 | 2020-04-02 00:28:54 +0100 | [diff] [blame] | 52 | #ifdef CONFIG_ARM64 |
| 53 | #define FDTFILE "nvidia/" CONFIG_DEFAULT_DEVICE_TREE ".dtb" |
| 54 | #else |
| 55 | #define FDTFILE CONFIG_DEFAULT_DEVICE_TREE ".dtb" |
| 56 | #endif |
| 57 | |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 58 | /*----------------------------------------------------------------------- |
| 59 | * Physical Memory Map |
| 60 | */ |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 61 | #define PHYS_SDRAM_1 NV_PA_SDRC_CS0 |
| 62 | #define PHYS_SDRAM_1_SIZE 0x20000000 /* 512M */ |
| 63 | |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 64 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
| 65 | |
| 66 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* 256M */ |
| 67 | |
Stephen Warren | f097532 | 2017-12-19 18:30:37 -0700 | [diff] [blame] | 68 | #ifndef CONFIG_ARM64 |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 69 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_STACKBASE |
| 70 | #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_MALLOC_LEN |
| 71 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ |
| 72 | CONFIG_SYS_INIT_RAM_SIZE - \ |
| 73 | GENERATED_GBL_DATA_SIZE) |
Stephen Warren | f097532 | 2017-12-19 18:30:37 -0700 | [diff] [blame] | 74 | #endif |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 75 | |
Stephen Warren | 0d1bd15 | 2017-12-19 18:30:35 -0700 | [diff] [blame] | 76 | #ifndef CONFIG_ARM64 |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 77 | /* Defines for SPL */ |
Albert ARIBAUD | 6ebc346 | 2013-04-12 05:14:30 +0000 | [diff] [blame] | 78 | #define CONFIG_SPL_MAX_FOOTPRINT (CONFIG_SYS_TEXT_BASE - \ |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 79 | CONFIG_SPL_TEXT_BASE) |
| 80 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x00010000 |
Stephen Warren | 0d1bd15 | 2017-12-19 18:30:35 -0700 | [diff] [blame] | 81 | #endif |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 82 | |
Tom Warren | f01b631 | 2012-12-11 13:34:18 +0000 | [diff] [blame] | 83 | #endif /* _TEGRA_COMMON_H_ */ |