blob: c45d2c352983718b4e8d0325e6b06c20acae0f0e [file] [log] [blame]
Jagan Teki3ab02932018-08-02 23:25:03 +05301// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright (C) 2018 Amarula Solutions B.V.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 */
6
7#include <common.h>
8#include <clk-uclass.h>
9#include <dm.h>
10#include <errno.h>
Samuel Holland21d314a2021-09-12 11:48:43 -050011#include <clk/sunxi.h>
Jagan Teki3ab02932018-08-02 23:25:03 +053012#include <dt-bindings/clock/sun8i-a23-a33-ccu.h>
13#include <dt-bindings/reset/sun8i-a23-a33-ccu.h>
Simon Glasscd93d622020-05-10 11:40:13 -060014#include <linux/bitops.h>
Jagan Teki3ab02932018-08-02 23:25:03 +053015
16static struct ccu_clk_gate a23_gates[] = {
Andre Przywarabb3e5aa2019-01-29 15:54:09 +000017 [CLK_BUS_MMC0] = GATE(0x060, BIT(8)),
18 [CLK_BUS_MMC1] = GATE(0x060, BIT(9)),
19 [CLK_BUS_MMC2] = GATE(0x060, BIT(10)),
Jagan Teki82111462019-02-27 20:02:06 +053020 [CLK_BUS_SPI0] = GATE(0x060, BIT(20)),
21 [CLK_BUS_SPI1] = GATE(0x060, BIT(21)),
Jagan Teki3ab02932018-08-02 23:25:03 +053022 [CLK_BUS_OTG] = GATE(0x060, BIT(24)),
23 [CLK_BUS_EHCI] = GATE(0x060, BIT(26)),
24 [CLK_BUS_OHCI] = GATE(0x060, BIT(29)),
25
Samuel Hollandc61897b2021-09-12 09:47:24 -050026 [CLK_BUS_I2C0] = GATE(0x06c, BIT(0)),
27 [CLK_BUS_I2C1] = GATE(0x06c, BIT(1)),
28 [CLK_BUS_I2C2] = GATE(0x06c, BIT(2)),
Jagan Teki4acc7112018-12-30 21:29:24 +053029 [CLK_BUS_UART0] = GATE(0x06c, BIT(16)),
30 [CLK_BUS_UART1] = GATE(0x06c, BIT(17)),
31 [CLK_BUS_UART2] = GATE(0x06c, BIT(18)),
32 [CLK_BUS_UART3] = GATE(0x06c, BIT(19)),
33 [CLK_BUS_UART4] = GATE(0x06c, BIT(20)),
34
Jagan Teki82111462019-02-27 20:02:06 +053035 [CLK_SPI0] = GATE(0x0a0, BIT(31)),
36 [CLK_SPI1] = GATE(0x0a4, BIT(31)),
37
Jagan Teki3ab02932018-08-02 23:25:03 +053038 [CLK_USB_PHY0] = GATE(0x0cc, BIT(8)),
39 [CLK_USB_PHY1] = GATE(0x0cc, BIT(9)),
40 [CLK_USB_HSIC] = GATE(0x0cc, BIT(10)),
41 [CLK_USB_HSIC_12M] = GATE(0x0cc, BIT(11)),
42 [CLK_USB_OHCI] = GATE(0x0cc, BIT(16)),
43};
44
45static struct ccu_reset a23_resets[] = {
46 [RST_USB_PHY0] = RESET(0x0cc, BIT(0)),
47 [RST_USB_PHY1] = RESET(0x0cc, BIT(1)),
48 [RST_USB_HSIC] = RESET(0x0cc, BIT(2)),
49
Andre Przywarabb3e5aa2019-01-29 15:54:09 +000050 [RST_BUS_MMC0] = RESET(0x2c0, BIT(8)),
51 [RST_BUS_MMC1] = RESET(0x2c0, BIT(9)),
52 [RST_BUS_MMC2] = RESET(0x2c0, BIT(10)),
Jagan Teki82111462019-02-27 20:02:06 +053053 [RST_BUS_SPI0] = RESET(0x2c0, BIT(20)),
54 [RST_BUS_SPI1] = RESET(0x2c0, BIT(21)),
Jagan Teki3ab02932018-08-02 23:25:03 +053055 [RST_BUS_OTG] = RESET(0x2c0, BIT(24)),
56 [RST_BUS_EHCI] = RESET(0x2c0, BIT(26)),
57 [RST_BUS_OHCI] = RESET(0x2c0, BIT(29)),
Jagan Teki8606f962018-12-30 21:37:31 +053058
Samuel Hollandc61897b2021-09-12 09:47:24 -050059 [RST_BUS_I2C0] = RESET(0x2d8, BIT(0)),
60 [RST_BUS_I2C1] = RESET(0x2d8, BIT(1)),
61 [RST_BUS_I2C2] = RESET(0x2d8, BIT(2)),
Jagan Teki8606f962018-12-30 21:37:31 +053062 [RST_BUS_UART0] = RESET(0x2d8, BIT(16)),
63 [RST_BUS_UART1] = RESET(0x2d8, BIT(17)),
64 [RST_BUS_UART2] = RESET(0x2d8, BIT(18)),
65 [RST_BUS_UART3] = RESET(0x2d8, BIT(19)),
66 [RST_BUS_UART4] = RESET(0x2d8, BIT(20)),
Jagan Teki3ab02932018-08-02 23:25:03 +053067};
68
69static const struct ccu_desc a23_ccu_desc = {
70 .gates = a23_gates,
71 .resets = a23_resets,
72};
73
74static int a23_clk_bind(struct udevice *dev)
75{
76 return sunxi_reset_bind(dev, ARRAY_SIZE(a23_resets));
77}
78
79static const struct udevice_id a23_clk_ids[] = {
80 { .compatible = "allwinner,sun8i-a23-ccu",
81 .data = (ulong)&a23_ccu_desc },
82 { .compatible = "allwinner,sun8i-a33-ccu",
83 .data = (ulong)&a23_ccu_desc },
84 { }
85};
86
87U_BOOT_DRIVER(clk_sun8i_a23) = {
88 .name = "sun8i_a23_ccu",
89 .id = UCLASS_CLK,
90 .of_match = a23_clk_ids,
Simon Glass41575d82020-12-03 16:55:17 -070091 .priv_auto = sizeof(struct ccu_priv),
Jagan Teki3ab02932018-08-02 23:25:03 +053092 .ops = &sunxi_clk_ops,
93 .probe = sunxi_clk_probe,
94 .bind = a23_clk_bind,
95};