blob: 7d6c0b67158ee980a079e66fb2480baaedf907a4 [file] [log] [blame]
wdenk945af8d2003-07-16 21:53:01 +00001/*
2 * (C) Copyright 2000-2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * CPU specific code for the MPC5xxx CPUs
26 */
27
28#include <common.h>
29#include <watchdog.h>
30#include <command.h>
31#include <mpc5xxx.h>
32#include <asm/processor.h>
33
34int checkcpu (void)
35{
36 DECLARE_GLOBAL_DATA_PTR;
37
38 ulong clock = gd->cpu_clk;
39 char buf[32];
40
41 puts ("CPU: ");
42
43 printf (CPU_ID_STR);
44
45 printf (" (JTAG ID %08lx)", *(vu_long *)MPC5XXX_CDM_JTAGID);
46
47 printf (" at %s MHz\n", strmhz (buf, clock));
48
49 return 0;
50}
51
52/* ------------------------------------------------------------------------- */
53
54int
55do_reset (cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
56{
wdenkd94f92c2003-08-28 09:41:22 +000057 ulong msr;
wdenk945af8d2003-07-16 21:53:01 +000058 /* Interrupts and MMU off */
59 __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
60
61 msr &= ~(MSR_ME | MSR_EE | MSR_IR | MSR_DR);
62 __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
63
wdenkd94f92c2003-08-28 09:41:22 +000064 /* Charge the watchdog timer */
wdenk2d5b5612003-10-14 19:43:55 +000065 *(vu_long *)(MPC5XXX_GPT0_COUNTER) = 0x0001000f;
wdenkd94f92c2003-08-28 09:41:22 +000066 *(vu_long *)(MPC5XXX_GPT0_ENABLE) = 0x9004; /* wden|ce|timer_ms */
wdenk2d5b5612003-10-14 19:43:55 +000067 while(1);
wdenkd94f92c2003-08-28 09:41:22 +000068
wdenk945af8d2003-07-16 21:53:01 +000069 return 1;
70
71}
72
73/* ------------------------------------------------------------------------- */
74
75/*
76 * Get timebase clock frequency (like cpu_clk in Hz)
77 *
78 */
79unsigned long get_tbclk (void)
80{
81 DECLARE_GLOBAL_DATA_PTR;
82
83 ulong tbclk;
84
85 tbclk = (gd->bus_clk + 3L) / 4L;
86
87 return (tbclk);
88}
89
90/* ------------------------------------------------------------------------- */